**Style Definition:** List Paragraph: Bulleted + Level: 1 + Aligned at: 0.25" + Indent at: 0.5"





# **OCP NIC 3.0 Design Specification**

Version 0.74

Author: OCP Server Workgroup, OCP NIC subgroup

# Table of Contents

| 1 Overview |                   |                                                        | <u>10</u> 9              |  |  |
|------------|-------------------|--------------------------------------------------------|--------------------------|--|--|
|            | 1.1 Lice          | nse                                                    | <u>10</u> 9              |  |  |
|            | 1.2 Ackr          | nowledgements                                          | . <u>11</u> 10           |  |  |
|            | 1.3 Back          | ground                                                 | . <u>12</u> 11           |  |  |
|            | 1.4 Ove           | rview                                                  |                          |  |  |
|            | 1.4.1             | Mechanical Form factor overview                        | <u>14<del>13</del></u>   |  |  |
|            | 1.4.2             | Electrical overview                                    | <u>16<del>15</del></u>   |  |  |
|            |                   | -NIC Use Cases                                         |                          |  |  |
|            |                   | rences                                                 |                          |  |  |
|            | 1.6.1             | Trademarks                                             |                          |  |  |
| 2          |                   | l Card Form Factor                                     |                          |  |  |
|            |                   | n Factor Options                                       |                          |  |  |
|            | 2.1.1             | Small Form Factor (SFF) Faceplate Configurations       |                          |  |  |
|            | 2.1.2             | Large Form Factor (LFF) Faceplate Configurations       | _                        |  |  |
|            |                   | Side I/O Implementations                               |                          |  |  |
|            |                   | Level Assembly (SFF and LFF)                           |                          |  |  |
|            |                   | plate Subassembly (SFF and LFF)                        |                          |  |  |
|            | 2.4.1             | Faceplate Subassembly – Exploded View                  |                          |  |  |
|            | 2.4.2             | Faceplate Subassembly – Bill of Materials (BOM)        |                          |  |  |
|            | 2.4.3             | SFF Generic I/O Faceplate                              |                          |  |  |
|            | 2.4.4             | LFF Generic I/O Faceplate                              |                          |  |  |
|            | 2.4.5             | Ejector Lever (SFF)                                    |                          |  |  |
|            | 2.4.6<br>2.4.7    | Ejector Levers (LFF)                                   |                          |  |  |
|            | 2.4.7             | Ejector Lock (SFF and LFF)<br>EMI Finger (SFF and LFF) |                          |  |  |
|            |                   | Ewi Filiger (SFF and EFF)                              |                          |  |  |
|            | 2.5 Carc<br>2.5.1 | Small Card Form Factor Keep Out Zones                  | _                        |  |  |
|            | 2.5.1             | Large Card Form Factor Keep Out Zones                  |                          |  |  |
|            |                   | board Keep Out Zones                                   |                          |  |  |
|            |                   | lation Requirements                                    | _                        |  |  |
|            | 2.7 1130          | Small Card Insulator                                   |                          |  |  |
|            | 2.7.2             | Large Card Insulator                                   |                          |  |  |
|            |                   | cal-to-Function (CTF) Dimensions (SFF and LFF)         |                          |  |  |
|            | 2.8.1             | CTF Tolerances                                         |                          |  |  |
|            | 2.8.2             | SFF Pull Tab CTF Dimensions                            |                          |  |  |
|            | 2.8.3             | SFF OCP NIC 3.0 Card with Ejector Latch CTF Dimensions |                          |  |  |
|            | 2.8.4             | SFF OCP NIC 3.0 Baseboard CTF Dimensions               |                          |  |  |
|            | 2.8.5             | LFF OCP NIC 3.0 Card CTF Dimensions                    |                          |  |  |
|            | 2.8.6             | LFF OCP NIC 3.0 Baseboard CTF Dimensions               |                          |  |  |
|            | 2.9 Labe          | ling Requirements                                      | . 55 <del>5</del> 4      |  |  |
|            | 2.9.1             | General Guidelines for Label Contents                  | . 56 <del>55</del>       |  |  |
|            | 2.9.2             | MAC Address Labeling Requirements                      | . <u>56</u> 55           |  |  |
|            | 2.10 Mec          | hanical CAD Package Examples                           | . <u>60</u> 58           |  |  |
| 3          | Electrical Ir     | terface Definition – Card Edge and Baseboard           | <u>61</u> 59             |  |  |
|            | 3.1 Card          | -                                                      |                          |  |  |
|            | 3.1.1             | Gold Finger Mating Sequence                            |                          |  |  |
|            | 3.2 Base          | board Connector Requirements                           | . <u>64<del>62</del></u> |  |  |
|            | 3.2.1             | Right Angle Connector                                  | . <u>64<del>62</del></u> |  |  |
|            | 3.2.2             | Right Angle Offset                                     | . <u>65</u> 63           |  |  |
|            | 3.2.3             | Straddle Mount Connector                               |                          |  |  |
|            | 3.2.4             | Straddle Mount Offset and PCB Thickness Options        | . <u>67<del>65</del></u> |  |  |

|      |      |                                                                               | nev               |
|------|------|-------------------------------------------------------------------------------|-------------------|
| 3.2  | 2.5  | Large Card Connector Locations                                                |                   |
| 3.3  | Pin  | definition                                                                    | <u>6</u>          |
| 3.4  | Sigr | al Descriptions                                                               | <u>7</u>          |
| 3.4  | 4.1  | PCIe Interface Pins                                                           | <u>7</u>          |
| 3.4  | 4.2  | PCIe Present and Bifurcation Control Pins                                     | <u>7</u>          |
| 3.4  | 4.3  | SMBus Interface Pins                                                          | <u>8</u>          |
| 3.4  | 4.4  | NC-SI Over RBT Interface Pins                                                 | <u>8</u>          |
| 3.4  | 4.5  | Scan Chain Pins                                                               | <u>8</u>          |
| 3.4  | 4.6  | USB 2.0 Pins                                                                  | <u>9</u>          |
| 3.4  | 4.7  | UART Pins                                                                     | <u>c</u>          |
| 3.4  | 4.8  | Power Supply Pins                                                             |                   |
| 3.5  | PCI  | Bifurcation Mechanism                                                         |                   |
| 3.   | 5.1  | PCIe OCP NIC 3.0 Card to Baseboard Bifurcation Configuration (PRSNTA#, PRSNTB | [3:0]#) <u>10</u> |
| 3.   | 5.2  | PCIe Baseboard to OCP NIC 3.0 Card Bifurcation Configuration (BIF[2:0]#)      | <u>10</u>         |
| 3.   | 5.3  | PCIe Bifurcation Decoder                                                      | <u>10</u>         |
| 3.   | 5.4  | Bifurcation Detection Flow                                                    | <u>104</u>        |
| 3.   | 5.5  | PCIe Bifurcation Examples                                                     | <u>105</u>        |
| 3.6  | PCI  | e Clocking Topology                                                           | <u>110</u>        |
| 3.7  | PCI  | Bifurcation Results and REFCLK Mapping                                        | <u>111</u>        |
| 3.8  | Por  | Numbering and LED Implementations                                             | <u>121</u>        |
| 3.8  | 8.1  | OCP NIC 3.0 Port Naming and Port Numbering                                    | <u>121</u>        |
| 3.8  | 8.2  | OCP NIC 3.0 Card LED Configuration                                            | <u>12</u> 1       |
| 3.8  | 8.3  | OCP NIC 3.0 Card LED Ordering                                                 | <u>123</u>        |
| 3.8  | 8.4  | Baseboard LEDs Configuration over the Scan Chain                              | 124               |
| 3.9  | Рои  | ver Capacity and Power Delivery                                               | 124               |
| 3.9  | 9.1  | NIC Power Off                                                                 | 125               |
| 3.9  | 9.2  | ID Mode                                                                       | 125               |
| 3.9  | 9.3  | Aux Power Mode (S5)                                                           | 125               |
| 3.9  | 9.4  | Main Power Mode (S0)                                                          |                   |
| 3.10 | Pov  | ver Supply Rail Requirements and Slot Power Envelopes                         |                   |
| 3.11 |      | Swap Considerations for +12V EDGE and +3.3V EDGE Rails                        |                   |
| 3.12 |      | ver Sequence Timing Requirements                                              |                   |
| 3.13 |      | tal I/O Specifications                                                        |                   |
| Mana | -    | ent and Pre-OS Requirements                                                   |                   |
| 4.1  |      | band Management Interface and Transport                                       |                   |
| 4.2  |      | SI Traffic                                                                    |                   |
| 4.3  |      | nagement Controller (MC) MAC Address Provisioning                             |                   |
| 4.4  |      | perature Reporting                                                            |                   |
| 4.5  |      | /er Consumption Reporting                                                     |                   |
| 4.6  |      | gable Transceiver Module Status and Temperature Reporting                     |                   |
| 4.7  |      | nagement and Pre-OS Firmware Inventory and Update                             |                   |
| 4.   | 7.1  | Secure Firmware                                                               |                   |
| 4.   | 7.2  | Firmware Inventory                                                            |                   |
| 4.   | 7.3  | Firmware Inventory and Update in Multi-Host Environments                      |                   |
| 4.8  |      | SI Package Addressing and Hardware Arbitration Requirements                   |                   |
|      | 8.1  | NC-SI over RBT Package Addressing                                             |                   |
|      | 8.2  | Arbitration Ring Connections                                                  |                   |
| 4.9  |      | Bus 2.0 Addressing Requirements                                               |                   |
|      | 9.1  | SMBus Address Map                                                             |                   |
| 4.10 |      | EEPROM                                                                        |                   |
|      | 10.1 | FRU EEPROM Address, Size and Availability                                     | -                 |
|      | 10.1 | FRU EEPROM Content Requirements                                               |                   |
|      | 10.2 | FRU Template                                                                  |                   |
| 4    | 10.3 | ενο τεπιματε                                                                  | <u>142</u>        |

| 5 | Routing Gui        | idelines and Signal Integrity Considerations  | 143139                     |
|---|--------------------|-----------------------------------------------|----------------------------|
| - | 5.1 NC-SI Over RBT |                                               |                            |
|   | 5.1.1              | Channel Budget Requirements                   |                            |
|   |                    | us 2.0                                        |                            |
|   |                    |                                               |                            |
|   | 5.3.1              | Background                                    |                            |
|   | 5.3.2              | Channel Requirements                          |                            |
|   | 5.3.3              | Test Fixtures                                 |                            |
|   | 5.3.4              | Test Methodology                              |                            |
| 6 | Thermal an         | d Environmental                               |                            |
|   | 6.1 Airflo         | ow Direction                                  | . 146 <del>142</del>       |
|   | 6.1.1              | Hot Aisle Cooling                             | . 146142                   |
|   | 6.1.2              | Cold Aisle Cooling                            | . 147 <del>143</del>       |
|   | 6.2 Ther           | mal Design Guidelines                         | 148144                     |
|   | 6.2.1              | SFF Card ASIC Cooling – Hot Aisle             | . <u>148</u> 144           |
|   | 6.2.2              | LFF Card ASIC Cooling – Hot Aisle             |                            |
|   | 6.2.3              | SFF Card ASIC Cooling – Cold Aisle            |                            |
|   | 6.2.4              | LFF Card ASIC Cooling – Cold Aisle            | . <u>157<del>152</del></u> |
|   | 6.3 Ther           | mal Simulation (CFD) Modeling                 | . <u>159</u> 154           |
|   | 6.3.1              | Transceiver Simulation Modeling               | . <u>160<del>154</del></u> |
|   | 6.4 Ther           | mal Test Fixture – Small Card                 | . <u>161</u> 155           |
|   | 6.4.1              | Test Fixture for SFF Card                     | . <u>161</u> 156           |
|   | 6.4.2              | Test Fixture for LFF Card                     | . <u>164</u> 159           |
|   | 6.4.3              | Test Fixture Airflow Direction                |                            |
|   | 6.4.4              | Thermal Test Fixture Candlestick Sensors      | . <u>166</u> 161           |
|   | 6.5 Card           | Sensor Requirements                           | . <u>168</u> 163           |
|   | 6.6 Card           | Cooling Tiers                                 | . <u>168</u> 163           |
|   | 6.6.1              | Hot Aisle Cooling Tiers                       |                            |
|   | 6.6.2              | Cold Aisle Cooling Tiers                      |                            |
|   | 6.7 Non-           | Operational Shock & Vibration Testing         |                            |
|   | 6.7.1              | Shock & Vibe Test Fixture                     |                            |
|   | 6.7.2              | Test Procedure                                |                            |
|   | ,                  | and Pull Test Method                          |                            |
|   |                    | Finger Plating Requirements                   |                            |
|   | 6.9.1              | Host Side Gold Finger Plating Requirements    |                            |
|   | 6.9.2              | Line Side Gold Finger Durability Requirements |                            |
| 7 | • ·                |                                               |                            |
|   |                    | ired Compliance                               |                            |
|   | 7.1.1              | Required Environmental Compliance             |                            |
|   | 7.1.2              | Required EMC Compliance                       |                            |
|   | 7.1.3              | Required Product Safety Compliance            |                            |
|   | 7.1.4              | Required Immunity (ESD) Compliance            |                            |
|   |                    | mmended Compliance                            |                            |
|   | 7.2.1              | Recommended Environmental Compliance          |                            |
|   | 7.2.2              | Recommended EMC Compliance                    |                            |
| 8 | Revision His       | story                                         | . <u>1/6<del>1/1</del></u> |

| List of Figures                                                                                                            |    |
|----------------------------------------------------------------------------------------------------------------------------|----|
| Figure 1: Representative Small OCP NIC 3.0 Card with Dual QSFP Ports                                                       |    |
| Figure 2: Representative Large OCP NIC 3.0 Card with Dual QSFP Ports and on-board DRAM                                     |    |
| Figure 3: Small and Large Card Form-Factors (not to scale)                                                                 |    |
| Figure 4: Primary Connector (4C+) and Secondary Connector (4C) (Large) OCP NIC 3.0 Cards                                   |    |
| Figure 5: Primary Connector (4C+) Only (Large) OCP NIC 3.0 Cards                                                           | 21 |
| Figure 6: Primary Connector (4C+) with 4C and 2C (Small) OCP NIC 3.0 Cards                                                 | 21 |
| Figure 7: Small Form Factor NIC Configuration Views                                                                        | 23 |
| Figure 8: Small Form Factor NIC Line Side 3D Views                                                                         | 24 |
| Figure 9: Small Form Factor NIC Chassis Mounted 3D Views                                                                   | 25 |
| Figure 10: Large Form Factor NIC Configuration Views                                                                       | 27 |
| Figure 11: Large Form Factor NIC Line Side 3D Views                                                                        |    |
| Figure 12: Large Form Factor NIC Chassis Mounted 3D Views                                                                  |    |
| Figure 13: PBA Exploded Views (SFF and LFF)                                                                                | 31 |
| Figure 14: Faceplate Assembly Exploded Views (SFF and LFF)                                                                 |    |
| Figure 15: Small Card Generic I/O Faceplate with Pulltab Version (2D View)                                                 |    |
| Figure 16: Small Card Generic I/O Faceplate – Ejector Version (2D View)                                                    |    |
| Figure 17: Large Card Generic I/O Faceplate – Dual Ejector Version (2D View)                                               | 35 |
| Figure 18: Small Card I/O Faceplate – Ejector Lever (2D View)                                                              |    |
| Figure 19: Large Card I/O Faceplate – Left Ejector Lever (2D View)                                                         |    |
| Figure 20: Large Card I/O Faceplate – Right Ejector Lever (2D View)                                                        |    |
| Figure 21: Ejector Lock                                                                                                    |    |
| Figure 22: Side EMI Finger                                                                                                 |    |
| Figure 23: Small Form Factor Keep Out Zone – Top View                                                                      |    |
| Figure 24: Small Form Factor Keep Out Zone – Top View – Detail A                                                           |    |
| Figure 25: Small Form Factor Keep Out Zone – Bottom View                                                                   |    |
| Figure 26: Small Form Factor Keep Out Zone – Side View                                                                     |    |
| Figure 27: Small Form Factor Keep Out Zone – Side View – Detail D                                                          |    |
| Figure 28: Large Form Factor Keep Out Zone – Top View                                                                      |    |
| Figure 29: Large Form Factor Keep Out Zone – Top View – Detail A                                                           |    |
| Figure 30: Large Form Factor Keep Out Zone – Bottom View                                                                   |    |
| Figure 31: Large Form Factor Keep Out Zone – Side View                                                                     |    |
| Figure 32: Large Form Factor Keep Out Zone – Side View – Detail D<br>Figure 33: Small Card Bottom Side Insulator (3D View) |    |
| Figure 33: Small Card Bottom Side Insulator (3D View)<br>Figure 34: Small Card Bottom Side Insulator (Top and Side View)   |    |
| Figure 35: Large Card Bottom Side Insulator (3D View)                                                                      |    |
| Figure 36: Large Card Bottom Side Insulator (3D View)                                                                      |    |
| Figure 37: Small Form Factor OCP NIC 3.0 Card with Pull Tab CTF Dimensions (Top View)                                      |    |
| Figure 38: Small Form Factor OCP NIC 3.0 Card with Pull Tab CTF Dimensions (Front View)                                    |    |
| Figure 39: Small Form Factor OCP NIC 3.0 Card with Pull Tab CTF Dimensions (Fort View)                                     |    |
| Figure 40: Small Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Stor View)                                      |    |
| Figure 41: Small Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Front View)                                     |    |
| Figure 42: Small Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Side View)                                      |    |
| Figure 43: Small Form Factor Baseboard Chassis CTF Dimensions (Rear View)                                                  |    |
| Figure 44: Small Form Factor Baseboard Chassis to Card Thumb Screw CTF Dimensions (Side View)                              |    |
| Figure 45: Small Form Factor Baseboard Chassis to Ejector lever Card CTF Dimensions (Side View)                            |    |
| Figure 46: Small Form Factor Baseboard Chassis CTF Dimensions (Rear Rail Guide View)                                       |    |
| Figure 47: Small Form Factor Baseboard Chassis CTF Dimensions (Rail Guide Detail) – Detail C                               |    |
| Figure 48: Large Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Top View)                                       |    |
| Figure 49: Large Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Front View)                                     |    |
| Figure 50: Large Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Side View)                                      | 53 |
| Figure 51: Large Form Factor Baseboard Chassis CTF Dimensions (Rear View)                                                  |    |
| Figure 52: Large Form Factor Baseboard Chassis CTF Dimensions (Side View)                                                  | 54 |
| Figure 53: Large Form Factor Baseboard Chassis CTF Dimensions (Rail Guide View)                                            | 54 |
| Figure 54: Large Form Factor Baseboard Chassis CTF Dimensions (Rail Guide – Detail C)                                      | 54 |
| Figure 55: Small Card Label Area Example                                                                                   | 55 |
| Figure 56: MAC Address Label Example 1 – Single Host, Quad Port, Single Managed Controller                                 |    |
| Figure 57: MAC Address Label Example 2 – Single Host, Octal Port, Dual Managed Controller                                  | 58 |
|                                                                                                                            |    |

| Figure 59: MAC Address Label Example 3 – Dual Host, Quad Port, Single Managed Controller         538           Figure 59: Singli Size Primary connector of Alfrager Dimensions – x32 – Top Side ("8" Pins)         6264           Figure 61: Large Size Card Giold Finger Dimensions – x32 – Top Side ("8" Pins)         6264           Figure 62: Largo Jin Base Board Primary Connector – Right Angle         6264           Figure 62: Largo Jin Base Board Secondary Connector – Right Angle         6264           Figure 63: Labo Jin Base Board Secondary Connector – Straddle Mount         6264           Figure 63: CAP NIC 3 O Card and Baseboard PC Brichness O Straddle Mount L         6264           Figure 64: CAP NIC 3 O Card and Baseboard PC Brichness O Straddle Mount L         6264           Figure 62: CAP NIC 3 O Card and Baseboard PC Brichness O Straddle Mount L         6264           Figure 70: Primary and Secondary Connector – Straddle Mount L         6264           Figure 72: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         6264           Figure 72: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         6264           Figure 72: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         6264           Figure 72: Primary and Secondary Connector Contarge Card Support with Right Angle Connectors         6264           Figure 74: Example Sanc Chain Example – Single Primary Connectors |                                                                                                 |                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------|
| Figure 61: Large Size Card Gold Finger Dimensions - x32 – Dots Mide ("A" Pins)       C244         Figure 61: Large Size Card Gold Finger Dimensions - x32 – Bottom Sile ("A" Pins)       C244         Figure 62: L68-pin Base Board Secondary Connector – Night Angle       C264         Figure 63: L60-pin Base Board Secondary Connector – Straddle Mount       C264         Figure 65: L60-pin Base Board Primary Connector – Straddle Mount       C264         Figure 65: L60-pin Base Board Primary Connector – Straddle Mount       C264         Figure 65: L60-pin Base Board Primary Connector – Straddle Mount       C264         Figure 65: L60-pin Base Board Primary Connector – Straddle Mount Connectors       C264         Figure 70: CP NIC 3 O Card and Baseboard PCB Thickness Options for Straddle Mount Connectors       C264         Figure 72: Primary and Secondary Connector Locations for Large Card Support with Straddle Mount Connectors       C264         Figure 72: Primary and Secondary Connector Locations for Large Card Support with Straddle Mount Connectors       C264         Figure 73: PLC Present and Bifurcation Control Pins (Static BIf0-2)#)       C734         Figure 75: NC-SI Over RBT Connection Example – Single Primary Connector       E264         Figure 75: NC-SI Over RBT Connection Example – Dual Primary Connectors       E264         Figure 75: Stard Chain Connection Example – Single Primary Connector       E264         Figure 75: Stard Chain Connection Example – Dual Prima                                            |                                                                                                 |                           |
| Figure 63: Large Size Card Gold Finger Dimensions – x32 – Bottom Side (*A* Pins).       6264         Figure 63: L40-pin Base Board Secondary Connector – Right Angle       6564         Figure 63: CNC IS 3.0 Card and Host Offset for Right Angle Connectors.       6564         Figure 63: CNC IS 3.0 Card and Baseboard PCS Thickhess Options for Straddle Mount.       6564         Figure 76: CNC IS 3.0 Card and Baseboard PCS Thickhess Options for Straddle Mount Connectors       6264         Figure 76: CNC IS 3.0 Card and Baseboard PCS Thickhess Options for Straddle Mount Connectors       6264         Figure 70: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors       6264         Figure 71: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors       6264         Figure 72: PCIe Present and Bifurcation Control Pins (Statia Bir [0:2]#)       7224         Figure 72: PCIE Present and Bifurcation Control Pins (Statia Bir [0:2]#)       7224         Figure 73: Excl Present and Bifurcation Control Pins (Statia Bir [0:2]#)       7234         Figure 74: Scan Chain Connection Example – Suple Primary Connectors       8284         Figure 75: NCS Over RBT Connection Example – Dual Primary Connectors       8284         Figure 74: Scan Chain Connection Example – Suple Primary Connectors       8284         Figure 75: Scan Chain Connection Example – Suple Primary Connectors       8284         Figure 74: Scan Cha                                            |                                                                                                 |                           |
| Figure 62: 168-pin Base Board Primary Connector – Right Angle         6564           Figure 63: 104-pin Base Board Secondary Connector – Stradile Mount         6564           Figure 63: 104-pin Base Board Primary Connector – Stradile Mount         6564           Figure 63: 104-pin Base Board Secondary Connector – Stradile Mount         6564           Figure 63: 00-NIC 3.0 Card and Baseboard PCB Thickness Options for Stradile Mount Connectors         5264           Figure 63: 00-NIC 3.0 Card and Baseboards         5264           Figure 63: 00-NIC 0.0 Card and Baseboards         5264           Figure 74: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         5264           Figure 72: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         6364           Figure 72: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         6364           Figure 73: NCSI Over RBT connection Example – Single Primary Connector         8364           Figure 74: Example SMBL Connection Example – Dual Primary Connectors         8264           Figure 75: NCSI Over RBT connection Example         9294           Figure 75: NCSI Over RBT conn                                                                       |                                                                                                 |                           |
| Figure 63: 140-pin Base Board Secondary Connector – Fight Angle         554           Figure 66: CN IC 3.0 Card and Host Offset for Kipkit Angle Connectors         554           Figure 66: CN IC 3.0 Card and Baseboard PC Thick Baseboards         574           Figure 70: CN IC 3.0 Card and Baseboard PC Thick Baseboards         574           Figure 70: CN IC 3.0 Card and Baseboard PC Thick Baseboards         564           Figure 70: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         564           Figure 71: PC Primary and Secondary Connector Locations for Large Card Support with Straddle Mount Connectors         564           Figure 71: PC Present and Bifurcation Control Pins (Baseboard Controlled BiF(0:2)#)         7374           Figure 72: PCIe Present and Bifurcation Control Pins (Static BiF(0:2)#)         7374           Figure 73: NC 31 Over RBT Connection Example – Dual Primary Connector         564           Figure 73: NC 31 Over RBT Connection Example – Dual Primary Connector         564           Figure 75: NC 31 Over RBT Connection Example         5394           Figure 75: NC 31 Over RBT Connection Example         5394           Figure 75: NC 31 Over RBT Connection Example         5394           Figure 75: NC 31 Over RBT Connection Example         5394           Figure 75: NC 31 Over RBT Connection Example         5394           Figure 75: NC 31 Over RBT Connection Example                                                                                  |                                                                                                 |                           |
| Figure 64: 0CP NIC 3.0 Card and Host Offset for Right Angle Connectors         5564           Figure 65: 163-pin Base Board Secondary Connector – Straddle Mount         5565           Figure 66: 140-pin Base Board Secondary Connector – Straddle Mount         5565           Figure 66: 0mm Offset (Copland Baseboards         5266           Figure 68: 0mm Offset (Copland For Doiz" Thick Baseboards         5266           Figure 78: Ornary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         5267           Figure 72: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         52667           Figure 72: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors         52687           Figure 73: PCLe Present and Bifurcation Control Pins (Baseboards Controlled BI[0:2]#)         7294           Figure 73: PCLe Present and Bifurcation Control Pins (Baseboards         5868           Figure 73: NCS Over 88T Connection Example         5189           Figure 74: Scan Chain Timing Diagram         5865           Figure 73: US2 Over 88T Connection Example         5294           Figure 73: US2 Over 88T Connection Example         5294           Figure 74: US2 Over 80T Connection Example         5294           Figure 73: US2 Over 80T Connection Example         5294           Figure 74: US2 Over 80T Connection Example         5294                                                                                          |                                                                                                 |                           |
| Figure 65: 168-pin Base Board Primary Connector - Straddle Mount.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                 |                           |
| Figure 65: 140-pin Base Board Secondary Connector – Straddle Mount.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                 |                           |
| Figure 67: OCP NIC 3.0 Card and Baseboard PCB Thickness Options for Straddle Mount Connectors       67266         Figure 68: Omm Offset (Coplanar) for 0.062" Thick Baseboards       68267         Figure 70: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors       68267         Figure 71: Primary and Secondary Connector Locations for Large Card Support with Straddle Mount Connectors       68267         Figure 72: PCIe Present and Bifurcation Control Pins (Baseboard Controlled BIF(0:2)#)       7274         Figure 73: PCIs Present and Bifurcation Control Pins (Static BIF(0:2)#)       7294         Figure 73: PCIS Over RBT Connection Example – Single Primary Connector       8864         Figure 73: PCIS Over RBT Connection Example – Dual Primary Connector       8864         Figure 73: Stoci SOver RBT Connection Example – Dual Primary Connector       8864         Figure 73: Stac Chain Connection Example       9294         Figure 78: Stagle Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)       102402         Figure 81: Example Power Supply Topology       92947         Figure 82: Single Host (2 x1) and 2 x8 OCP NIC 3.0 Card (Single Controller)       102404         Figure 83: Pigue Host (2 x1) and 4 x4 OCP NIC 3.0 Card (Single Controller)       102404         Figure 84: Quad Hosts (4 x1) and 4 x4 OCP NIC 3.0 Card (Single Controller)       102404         Figure 85: Single Host (1 x16) and 2 x8 OCP NIC 3.0 Card (Dual Controll                                            | • • •                                                                                           |                           |
| Figure 68: Omm Offset (Coplanar) for 0.062" Thick Baseboards                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                 |                           |
| Figure 69: 0.3mm Offset for 0.076° Thick Baseboards.         628-7           Figure 71: Primary and Secondary Connector Locations for Large Card Support with Btraddle Mount Connectors.         628-7           Figure 72: PCIe Present and Bifurcation Control Pins (State BIF[0.2]#)         72-74           Figure 73: PCIe Present and Bifurcation Control Pins (State BIF[0.2]#)         72-74           Figure 73: PCIe Present and Bifurcation Control Pins (State BIF[0.2]#)         72-74           Figure 73: NC-SI Over RBT Connection Example – Single Primary Connector         8284           Figure 73: NC-SI Over RBT Connection Example – Dual Primary Connector         8284           Figure 73: NC-SI Over RBT Connection Example – Dual Primary Connector         8284           Figure 73: Stan Chain Timing Diagram         829-7           Figure 81: Example Bover Supply Topology         929-9           Figure 81: Example Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)         105-102           Figure 82: Single Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Dual Controller)         102-102           Figure 83: Cuad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Dual Controller)         102-102           Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Dual Controller)         102-104           Figure 85: Single Host (1 x16) and 1 x16 and 2 x8 OCP NIC 3.0 Card (Dual Controllers)         109-104           Figure 81: Evample Evample         929-9         102-104                                                              |                                                                                                 |                           |
| Figure 70: Primary and Secondary Connector Locations for Large Card Support with Right Angle Connectors       5847         Figure 71: PCIe Present and Bifurcation Control Pins (Baseboard Controlled BIF[0:2]#)       7278         Figure 72: PCIe Present and Bifurcation Control Pins (Static BIF[0:2]#)       7278         Figure 73: PCIe Present and Bifurcation Control Pins (Baseboard Controlled BIF[0:2]#)       7278         Figure 74: Example SMBU Connection Example – Dual Primary Connector       8180         Figure 77: NC-SI Over RBT Connection Example – Dual Primary Connectors       8284         Figure 77: Example Scan Chain Timing Diagram       8284         Figure 78: Scan Chain Connection Example       9249         Figure 80: UART Connection Example       9249         Figure 81: Example Power Supply Topology       9297         Figure 81: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)       105499         Figure 82: Uard Hosts (4 x4) and 4 x OCP NIC 3.0 Card (Single Controller)       102494         Figure 83: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)       102494         Figure 81: Cuad Hosts (4 x4) and 4 x OCP NIC 3.0 Card (Single Controller)       102494         Figure 81: Cle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card Bifurcation       103496         Figure 81: Cle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card Bifurcation       111496         Figure 93: Airfl                                                                               | • • • • •                                                                                       |                           |
| Figure 71: Primary and Secondary Connector Locations for Large Card Support with Straddle Mount Connectors         6667           Figure 73: PCIe Present and Bifurcation Control Pins (Bseboard Controlled BIF[0:2]#)         72948           Figure 73: PCIe Present and Bifurcation Control Pins (Static BIF[0:2]#)         72948           Figure 75: NC-SI Over RBT Connection Example – Single Primary Connector         8284           Figure 75: NC-SI Over RBT Connection Example – Dual Primary Connector         8284           Figure 77: Example Stan Chain Timing Diagram         8284           Figure 77: Stanple Stan Chain Timing Diagram         8284           Figure 78: USB 2.0 Connection Example         9294           Figure 81: Example Power Supply Topology         9294           Figure 82: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Diagle Controller)         105149           Figure 83: Single Host (1 x48) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)         106249           Figure 83: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Dual Controllers)         102449           Figure 83: Cuad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controller)         102449           Figure 81: Example Power Supply Topology         102449           Figure 82: Pice Interface Connections for a 1 x4 OCP NIC 3.0 Card (Single Controllers)         102449           Figure 82: Cuad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controllers)         102449                                                                            |                                                                                                 |                           |
| Figure 72: PCle Present and Bifurcation Control Pins (Baseboard Controlled BIF[0:2]#)       7974         Figure 73: PCle Present and Bifurcation Control Pins (Static BIF[0:2]#)       7974         Figure 74: Example SMBus Connection Example – Single Primary Connector       8584         Figure 75: NC-51 Over RBT Connection Example – Dual Primary Connector       8584         Figure 75: NC-51 Over RBT Connection Example – Dual Primary Connector       8584         Figure 77: Example Scan Chain Timing Diagram       8887         Figure 79: USB 2.0 Connection Example       9294         Figure 79: USB 2.0 Connection Example       9294         Figure 81: UART Connection Example       9294         Figure 82: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)       105404         Figure 83: Lingle Host (1 x40) and 4 x4 OCP NIC 3.0 Card (Single Controller)       102404         Figure 84: Cuad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controller)       102404         Figure 85: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controller)       102404         Figure 87: PCle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card (Dual Controllers)       109406         Figure 87: PCle Interface Connections for a 4 x4 OCP NIC 3.0 Card       111408         Figure 91: Baseboard Power States       124414         Figure 92: Power-Down Sequencing       122434         Figure 93: Airflow Direct                                                                                                                  |                                                                                                 |                           |
| Figure 73: PCIe Present and Bifurcation Control Pins (Static BIF[0:2]#)7234Figure 73: NCEI Over RBT Connection Example – Single Primary Connector8284Figure 75: NCSI Over RBT Connection Example – Dual Primary Connectors8284Figure 75: NCSI Over RBT Connection Example8284Figure 77: NSB 2.0 Connection Example8284Figure 77: NSB 2.0 Connection Example9294Figure 78: Scan Chain Connection Example9294Figure 81: Example Power Suppi Topology9294Figure 83: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)105409Figure 83: Single Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Single Controller)106409Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controller)106409Figure 85: Single Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Single Controller)106409Figure 85: Single Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)109406Figure 87: PCIe Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card (Dual Controllers)109406Figure 89: Port and LED Ordering — Example Small Card Link/Activity and Speed LED Placement123440Figure 91: Power-Up Sequencing124444Figure 92: ASIC Supportable Power States124444Figure 93: ASIC Supportable Power Gaubility — HT Card M Lisle Cooling (SFF and LFF)143444Figure 97: Server System Airflow Capability — HT Card M Lisle Cooling154444Figure 97: Server System Airflow Capability — HT Cod Aisle Cooling — FF Card155444Figure 97: Server System Airflow Capability — HT Cod Aisle Cooling — FF Card155444Figure 101: SIC                                                                       |                                                                                                 |                           |
| Figure 74: Example SMBus Connections.       8180         Figure 75: NC-SI Over RBT Connection Example – Dual Primary Connector       8584         Figure 77: Example Scan Chain Timing Diagram       8884         Figure 78: Scan Chain Connection Example       9294         Figure 78: Scan Chain Connection Example       9294         Figure 79: USB 2.0 Connection Example       9294         Figure 80: UART Connection Example       9294         Figure 81: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)       105402         Figure 82: Single Host (1 x46) and 4 x4 OCP NIC 3.0 Card (Dual Controllers)       106409         Figure 83: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)       106409         Figure 83: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)       109406         Figure 83: PCle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card (Dual Controllers)       109406         Figure 83: PCle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card (Dual Controllers)       109406         Figure 91: Power-Up Sequencing       124214         Figure 92: Power-Dus Sequencing       124214         Figure 93: Airflow Direction for I of A 4 x4 OCP NIC 3.0 Card (Dual Controllers)       109406         Figure 93: Sepoard Power States       124214         Figure 93: Airflow Direction for I of A 4 x4 OCP NIC 3.0 Card (Dual Controller)       124244 <td>• • • • • • • • • • • • • • • • • • • •</td> <td></td>                                                                    | • • • • • • • • • • • • • • • • • • • •                                                         |                           |
| Figure 75: NC-SI Over RBT Connection Example – Dual Primary Connector.       8584         Figure 75: NC-SI Over RBT Connection Example – Dual Primary Connectors.       8685         Figure 77: Example Scan Chain Timing Diagram.       8584         Figure 78: Scan Chain Connection Example       9394         Figure 78: Scan Chain Connection Example       9394         Figure 80: UART Connection Example       9394         Figure 81: Example Power Supply Topology       9997         Figure 83: Single Host (1x16) and 1x16 OCP NIC 3.0 Card (Single Controller)       105140         Figure 83: Single Host (2x8) and 2x8 OCP NIC 3.0 Card (Qual Controllers)       106140         Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Qual Controllers)       102404         Figure 85: Single Host with no Bifurcation (1x16) and 2x8 OCP NIC 3.0 Card Social (Dual Controllers)       109406         Figure 87: PCI Interface Connections for 1 x16 and 2x8 OCP NIC 3.0 Card social (Dual Controllers)       109406         Figure 91: Power-Up Sequencing       111408         Figure 91: Power-Up Sequencing       122434         Figure 91: Social Soci         | •                                                                                               |                           |
| Figure 76: NC-SI Over RBT Connection Example – Dual Primary Connectors       88645         Figure 77: Example Scan Chain Timing Diagram       88947         Figure 78: Csan Chain Connection Example       9494         Figure 79: USB 2.0 Connection Example       9494         Figure 81: Example Power Supply Topology       9994         Figure 81: Example Power Supply Topology       9994         Figure 82: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)       105402         Figure 83: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Dual Controllers)       106403         Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)       109406         Figure 85: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)       109406         Figure 87: PCle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card (Dual Controllers)       109406         Figure 98: DCle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card       111406         Figure 90: Baseboard Power States       124114         Figure 91: Power-Up Sequencing       127424         Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)       146444         Figure 94: Cup Net For Hot Aisle Cooling (SFF and LFF)       146444         Figure 95: ASIC Supportable Power for Hot Aisle Cooling SFF and LFF)       146444         Figure 96: OCP NIC 3.0 SF Reference Design and CFD Geometry                                                                                                                                  | •                                                                                               |                           |
| Figure 77: Example Scan Chain Timing Diagram8887Figure 78: Scan Chain Connection Example9294Figure 78: DSB 2.0 Connection Example9294Figure 80: UART Connection Example9294Figure 81: Example Power Supply Topology92947Figure 82: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)105402Figure 83: Single Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)106403Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)108405Figure 85: Single Host vith no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)109406Figure 85: Coal Host (6 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)109406Figure 87: PCIe Interface Connections for a 1 x16 and 2 x8 OCP NIC 3.0 Card110407Figure 88: PCIe Interface Connections for a 4 x4 OCP NIC 3.0 Card111408Figure 99: Port and LED Ordering - Example Small Card Link/Activity and Speed LED Placement123420Figure 91: Power-Up Sequencing124444Figure 92: Power-Down Sequencing124444Figure 95: ASIC Supportable Power for Hot Aisle Cooling (SFF and LFF)146444Figure 97: Server System Airflow Capability - Hot Aisle Cooling - Small Card Form Factor168445Figure 97: Server System Airflow Capability - Hot Aisle Cooling - FF Card152446Figure 101: ASIC Supportable Power for Hot Aisle Cooling - FF Card152444Figure 102: Server System Airflow Capability - FF Card Hot Aisle Cooling154444Figure 103: Server System Airflow Capability - LFF Card Aisle Cooling154444Figure 104: ASIC Supportable P                                                                       |                                                                                                 |                           |
| Figure 78: Scan Chain Connection Example9394Figure 80: USB 2.0 Connection Example9493Figure 81: Example Power Supply Topology9992Figure 83: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)105402Figure 83: Single Host (1 x8) and 2 x8 OCP NIC 3.0 Card (Single Controller)105402Figure 83: Single Host (1 x4) and 4 x4 OCP NIC 3.0 Card (Single Controller)105402Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controller)107404Figure 85: Cluad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controllers)109405Figure 85: Cle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card (Dual Controllers)109405Figure 87: PCIe Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card111408Figure 89: Port and LED Ordering – Example Small Card Link/Activity and Speed LED Placement123420Figure 90: Baseboard Power States124444Figure 91: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146444Figure 92: Power-Down Sequencing127424Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146444Figure 94: ASIC Supportable Power for Hot Aisle Cooling (SFF and LFF)146444Figure 95: Sever System Airflow Capability – Hot Aisle Cooling – Small Card Form Factor148445Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152446Figure 90: Sever System Airflow Capability – Hot Aisle Cooling – FF Card152446Figure 101: ASIC Supportable Power for Hot Aisle Cooling – FF Card152446Figure 102: Sever System Airflow Capability – LFF Card Hot Aisle Cooling <td< td=""><td></td><td></td></td<>                |                                                                                                 |                           |
| Figure 79: USB 2.0 Connection Example9492Figure 81: LART Connection Example9593Figure 81: Stample Power Supply Topology9997Figure 81: Stample Power Supply Topology9997Figure 82: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)105402Figure 83: Gingle Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Single Controllers)106403Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Cuad Controllers)107404Figure 85: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)108405Figure 85: Cle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Cards109406Figure 87: PCle Interface Connections for a 1 x4 and 2 x8 OCP NIC 3.0 Cards109407Figure 89: Port all LED Ordening – Example Small Card Link/Activity and Speed LED Placement.123420Figure 91: Power-Up Sequencing124424Figure 92: Power-Down Sequencing124424Figure 92: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146444Figure 95: ASIC Supportable Power for Hot Aisle Cooling - Small Card Form Factor148445Figure 95: ASIC Supportable Power for Hot Aisle Cooling – SFF Card152448Figure 95: CPC NIC 3.0 LFF Reference Design and CFD Geometry152444Figure 97: Server System Airflow Capability – LFF Card Hot Aisle Cooling152448Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling152448Figure 101: ASIC Supportable Power for Hot Aisle Cooling – LFF Card152448Figure 102: Server System Airflow Capability – LFF Cord Hot Aisle Cooling152448Figure 103: ASIC Supportable Power for                                                                       | • • • •                                                                                         |                           |
| Figure 80: UART Connection Example9592Figure 81: Example Power Supply Topology9994Figure 81: Single Host (1 x6) and 1 x16 OCP NIC 3.0 Card (Single Controller)105402Figure 83: Single Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)106403Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)107404Figure 85: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)108405Figure 85: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)109406Figure 86: Single Host with no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card110407Figure 87: PCle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card111408Figure 98: Port and LED Ordering – Example Small Card Link/Activity and Speed LED Placement123420Figure 90: Baseboard Power States124424Figure 91: Power-Up Sequencing124424Figure 92: Power-Down Sequencing124444Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146444Figure 95: SIC Supportable Power for Hot Aisle Cooling – Small Card form Factor148445Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry152448Figure 97: Server System Airflow Capability – Hot Aisle Cooling – LFF Card152448Figure 101: ASIC Supportable Power for Cold Aisle Cooling – LFF Card152448Figure 102: Server System Airflow Capability – LFF Card152448Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card152448Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card152448Figure 105: Server System A                                                                       | 5 · · ·                                                                                         |                           |
| Figure 81: Example Power Supply Topology9997Figure 82: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)105403Figure 82: Single Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)106403Figure 83: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)108404Figure 85: Single Host with no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)108404Figure 85: Single Host with no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)109406Figure 85: PCIe Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card110407Figure 85: POrt and LED Ordering - Example Small Card Link/Activity and Speed LED Placement122424Figure 90: Baseboard Power States1224424Figure 91: Power-Up Sequencing1224424Figure 92: Power-Down Sequencing1224424Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146443Figure 94: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146443Figure 95: OCP NIC 3.0 SFF Reference Design and CFD Geometry152448Figure 97: Server System Airflow Capability - Hot Aisle Cooling - Small Card Form Factor148445Figure 90: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 100: Server System Airflow Capability - LFF Card152448Figure 101: Server System Airflow Capability - LFF Card152448Figure 102: Server System Airflow Capability - LFF Card152448Figure 103: ASIC Supportable Power for Cold Aisle Cooling - LFF Card152448Figure 103: SERCer System Airflow Capability - LFF Card155444 <td< td=""><td>-</td><td></td></td<>                                 | -                                                                                               |                           |
| Figure 82: Single Host (1 x16) and 1 x16 OCP NIC 3.0 Card (Single Controller)105402Figure 83: Gingle Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)106403Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controller)107404Figure 85: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)109406Figure 85: Single Host with no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card Single Controllers)109406Figure 87: PCle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card110407Figure 88: PCle Interface Connections for a 4 x4 OCP NIC 3.0 Card111408Figure 89: Port and LED Ordering – Example Small Card Link/Activity and Speed LED Placement123420Figure 91: Power-Up Sequencing127424Figure 92: Power-Down Sequencing127424Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)147444Figure 94: Airflow Direction for Hot Aisle Cooling - Small Card Form Factor148445Figure 95: ASIC Supportable Power for Hot Aisle Cooling - Small Card Form Factor152448Figure 94: Airflow Direction for Hot Aisle Cooling - Small Card Life Cooling152448Figure 95: ASIC Supportable Power for Hot Aisle Cooling - SFF Card152448Figure 90: DCP NIC 3.0 EFF Reference Design and CFD Geometry152448Figure 91: ASIC Supportable Power for Cold Aisle Cooling - SFF Card152448Figure 101: ASIC Supportable Power for Cold Aisle Cooling - LFF Card152448Figure 102: Server System Airflow Capability - LFF Card Hot Aisle Cooling154454Figure 103: ASIC Supportable Power for Cold Aisle Cooling - LFF Card1554454                               |                                                                                                 |                           |
| Figure 83: Single Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)106403Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controllers)107404Figure 85: Single Host with no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)109406Figure 87: PCIe Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card110407Figure 88: PCIe Interface Connections for a 4 x4 OCP NIC 3.0 Card111408Figure 89: Port and LED Ordering - Example Small Card Link/Activity and Speed LED Placement123420Figure 90: Baseboard Power States124421Figure 91: Power-Up Sequencing1224421Figure 92: Power-Down Sequencing128425Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146443Figure 94: Airflow Direction for Cold Aisle Cooling (SFF and LFF)142444Figure 95: ASIC Supportable Power for Hot Aisle Cooling - Small Card Form Factor152444Figure 95: OCP NIC 3.0 SFF Reference Design and CFD Geometry152444Figure 97: Server System Airflow Capability - Hot Aisle Cooling - LFF Card152448Figure 100: Server System Airflow Capability - Hot Aisle Cooling - LFF Card152448Figure 101: ASIC Supportable Power for Hot Aisle Cooling - LFF Card152448Figure 102: Server System Airflow Capability - LFF Card Aisle Cooling - LFF Card152448Figure 103: ASIC Supportable Power for Cold Aisle Cooling - LFF Card152445Figure 104: ASIC Supportable Power for Cold Aisle Cooling - LFF Card152445Figure 105: Server System Airflow Capability - LFF Card Aisle Cooling - LFF Card152445Figure 106: Server S                                            |                                                                                                 |                           |
| Figure 84: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Single Controller)107404Figure 85: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)109405Figure 85: Single Host with no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)109407Figure 87: PCIe Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card110407Figure 88: PCIe Interface Connections for a 4 x4 OCP NIC 3.0 Card111408Figure 90: Baseboard Power States122424Figure 91: Power-Up Sequencing122424Figure 92: Power-Down Sequencing122424Figure 92: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146443Figure 93: Airflow Direction for Cold Aisle Cooling (SFF and LFF)146444Figure 95: ASIC Supportable Power for Hot Aisle Cooling _ Small Card Form Factor169445Figure 95: ASIC Supportable Power for Hot Aisle Cooling _ Small Card Form Factor159446Figure 97: Server System Airflow Capability - Hot Aisle Cooling _ LFF Card152448Figure 97: Server System Airflow Capability - LFF Card Hot Aisle Cooling152448Figure 101: ASIC Supportable Power for Cold Aisle Cooling _ SFF Card152448Figure 102: Server System Airflow Capability - LFF Card Hot Aisle Cooling152448Figure 103: ASIC Supportable Power for Cold Aisle Cooling _ SFF Card152448Figure 104: ASIC Supportable Power for Cold Aisle Cooling _ SFF Card152448Figure 105: Server System Airflow Capability - LFF Card Hot Aisle Cooling152448Figure 106: ASIC Supportable Power for Cold Aisle Cooling _ LFF Card152448Figure 107: Server System Airflow Capabili                                            |                                                                                                 |                           |
| Figure 85: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)108405Figure 86: Single Host with no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)109407Figure 87: PCle Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Cards111408Figure 88: PCle Interface Connections for a 4 x4 OCP NIC 3.0 Card111409Figure 89: Port and LED Ordering – Example Small Card Link/Activity and Speed LED Placement1221420Figure 91: Baseboard Power States1224421Figure 92: Power-Dp Sequencing1224424Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146443Figure 94: Airflow Direction for Cold Aisle Cooling (SFF and LFF)146443Figure 95: ASIC Supportable Power for Hot Aisle Cooling - Small Card Form Factor142444Figure 95: ASIC Supportable Power for Hot Aisle Cooling - Small Card Form Factor150446Figure 97: Server System Airflow Capability – Hot Aisle Cooling - LFF Card152448Figure 98: OCP NIC 3.0 SFF Reference Design and CFD Geometry152448Figure 99: OCP NIC 3.0 LF Reference Design and CFD Geometry152448Figure 99: OCP NIC 3.0 LF Reference Design and CFD Geometry152448Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling152448Figure 100: Server System Airflow Capability – SFF Cold Aisle Cooling154459Figure 102: Server System Airflow Capability – LFF Card Hot Aisle Cooling156451Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card155454Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156454Figure 105: Se                                            |                                                                                                 |                           |
| Figure 87: PCIe Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Card110407Figure 88: PCIe Interface Connections for a 4 x4 OCP NIC 3.0 Card111408Figure 89: Port and LED Ordering – Example Small Card Link/Activity and Speed LED Placement.123420Figure 90: Baseboard Power States124444Figure 91: Power-Up Sequencing127424Figure 92: Power-Down Sequencing127424Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146443Figure 94: Airflow Direction for Cold Aisle Cooling (SFF and LFF)146444Figure 95: ASIC Supportable Power for Hot Aisle Cooling – Small Card Form Factor148445Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry150446Figure 97: Server System Airflow Capability – Hot Aisle Cooling151447Figure 98: ASIC Supportable Power for Hot Aisle Cooling – LFF Card152448Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 101: ASIC Supportable Power for Cold Aisle Cooling – LFF Card152448Figure 102: Server System Airflow Capability – LFF Card Hot Aisle Cooling152448Figure 103: ASIC Supportable Power Comparison – SFF Card156454Figure 104: ASIC Supportable Power Comparison – LFF Card156454Figure 105: Server System Airflow Capability – LFF Card156454Figure 106: ASIC Supportable Power Comparison – LFF Card152459Figure 107: Small Card Thermal Test Fixture Preliminary Design162459Figure 108: SFF Card Thermal Test Fixture Prelo163460<                                                                                     |                                                                                                 |                           |
| Figure 88: PCIe Interface Connections for a 4 x4 OCP NIC 3.0 Card111498Figure 89: Port and LED Ordering – Example Small Card Link/Activity and Speed LED Placement.123420Figure 90: Baseboard Power States124421Figure 91: Power-Up Sequencing.127424Figure 92: Power-Down Sequencing.128425Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)1465443Figure 94: Airflow Direction for Cold Aisle Cooling (SFF and LFF)146444Figure 95: ASIC Supportable Power for Hot Aisle Cooling – Small Card Form Factor148445Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry150446Figure 97: Server System Airflow Capability – Hot Aisle Cooling151447Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 91: Server System Airflow Capability – LFF Card152448Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling152448Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card156451Figure 102: Server System Airflow Capability – LFF Cold Aisle Cooling156451Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156451Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156451Figure 103: Server System Airflow Capability – LFF Card Aisle Cooling156451Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156451Figure 105: Server System Airflow                                                                       | Figure 86: Single Host with no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card (Dual Controllers) | <u>109</u> <del>106</del> |
| Figure 89: Port and LED Ordering – Example Small Card Link/Activity and Speed LED Placement123420Figure 90: Baseboard Power States124421Figure 91: Power-Up Sequencing127424Figure 92: Power-Down Sequencing128425Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146443Figure 93: Airflow Direction for Cold Aisle Cooling (SFF and LFF)146443Figure 93: Airflow Direction for Cold Aisle Cooling (SFF and LFF)146444Figure 95: ASIC Supportable Power for Hot Aisle Cooling – Small Card Form Factor148445Figure 97: Server System Airflow Capability – Hot Aisle Cooling – LFF Card152448Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 90: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling152448Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card155454Figure 102: Server System Airflow Capability – LFF Card Aisle Cooling156451Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card155454Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card152459Figure 103: ASIC Supportable Power Comparison – LFF Card155454Figure 103: SSIC Supportable Power Comparison – LFF Card155454Figure 106: ASIC Supportable Power Comparison – LFF Card152459Figure 107: Small Card Thermal Test Fixture Preliminary Design – Cover Removed162459Figure 108: SFF Card Thermal Te                                                                       | Figure 87: PCIe Interface Connections for 1 x16 and 2 x8 OCP NIC 3.0 Cards                      | <u>110</u> <del>107</del> |
| Figure 90: Baseboard Power States124121Figure 91: Power-Up Sequencing127424Figure 92: Power-Down Sequencing128125Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146143Figure 94: Airflow Direction for Cold Aisle Cooling (SFF and LFF)147144Figure 95: ASIC Supportable Power for Hot Aisle Cooling - Small Card Form Factor148145Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry1501446Figure 97: Server System Airflow Capability – Hot Aisle Cooling – LFF Card1521447Figure 98: ASIC Supportable Power for Hot Aisle Cooling – LFF Card1521448Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152448Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152444Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling152448Figure 101: Server System Airflow Capability – LFF Card Hot Aisle Cooling152445Figure 102: Server System Airflow Capability – LFF Card Hot Aisle Cooling156455Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card155455Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card155455Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card152448Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling156455Figure 106: ASIC Supportable Power Comparison – LFF Card155455Figure 107: Small Card Thermal Test Fixture Preliminary Design – Cover Removed162159Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed162159Figure 1                                                                       | Figure 88: PCIe Interface Connections for a 4 x4 OCP NIC 3.0 Card                               | <u>111</u> 108            |
| Figure 91: Power-Up Sequencing127124Figure 92: Power-Down Sequencing128125Figure 92: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146143Figure 93: Airflow Direction for Cold Aisle Cooling (SFF and LFF)147144Figure 95: ASIC Supportable Power for Hot Aisle Cooling – Small Card Form Factor148145Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry1501446Figure 97: Server System Airflow Capability – Hot Aisle Cooling – LFF Card151447Figure 98: ASIC Supportable Power for Hot Aisle Cooling – LFF Card1521448Figure 90: OCP NIC 3.0 LFF Reference Design and CFD Geometry1521448Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling1521448Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling1521448Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card155151Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling156151Figure 103: ASIC Supportable Power Comparison – SFF Card156152Figure 103: ASIC Supportable Power Comparison – SFF Card156152Figure 105: Server System Airflow Capability – LFF Card156152Figure 106: ASIC Supportable Power Comparison – SFF Card156152Figure 107: Small Card Thermal Test Fixture Preliminary Design162159Figure 108: SFF Card Thermal Test Fixture Preliminary Design162159Figure 109: SFF Card Thermal Test Fixture PCB163160Figure 110: LFF Card Thermal Test Fixture PCB1631640Figure 111: LFF Card Thermal Test Fixture PCB1651641Fig                                                                                                  | Figure 89: Port and LED Ordering – Example Small Card Link/Activity and Speed LED Placement     | <u>123<del>120</del></u>  |
| Figure 92: Power-Down Sequencing128425Figure 92: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146143Figure 93: Airflow Direction for Cold Aisle Cooling (SFF and LFF)147144Figure 94: Airflow Direction for Cold Aisle Cooling (SFF and LFF)147144Figure 95: ASIC Supportable Power for Hot Aisle Cooling – Small Card Form Factor148145Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry150146Figure 97: Server System Airflow Capability – Hot Aisle Cooling1511477Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 100: Server System Airflow Capability – LFF Card152148Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling154150Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card155151Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling156152Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 105: Server System Airflow Capability – LFF Card156152Figure 106: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 107: Small Card Thermal Test Fixture Preliminary Design1621459Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed1621459Figure 113: LFF Card Thermal Test Fixture Pesign1631460Figure 113: LFF Card Thermal Test Fixture Design – Cover Removed1651641F                                                                       | Figure 90: Baseboard Power States                                                               | <u>124<del>121</del></u>  |
| Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)146143Figure 94: Airflow Direction for Cold Aisle Cooling (SFF and LFF)147144Figure 95: ASIC Supportable Power for Hot Aisle Cooling – Small Card Form Factor148145Figure 95: OCP NIC 3.0 SFF Reference Design and CFD Geometry150146Figure 97: Server System Airflow Capability – Hot Aisle Cooling151147Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling154150Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card156151Figure 102: Server System Airflow Capability – LFF Cold Aisle Cooling156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling158153Figure 107: Small Card Thermal Test Fixture Preliminary Design1621459Figure 108: SFF Card Thermal Test Fixture Preliminary Design1621459Figure 110: LFF Card Thermal Test Fixture PCB1631460Figure 111: LFF Card Thermal Test Fixture Design1641460Figure 112: LFF Card Thermal Test Fixture Design165141Figure                                                                        | Figure 91: Power-Up Sequencing                                                                  | <u>127<del>124</del></u>  |
| Figure 94: Airflow Direction for Cold Aisle Cooling (SFF and LFF)147144Figure 95: ASIC Supportable Power for Hot Aisle Cooling – Small Card Form Factor148145Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry150146Figure 97: Server System Airflow Capability – Hot Aisle Cooling151147Figure 98: ASIC Supportable Power for Hot Aisle Cooling152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling152148Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card1551451Figure 102: Server System Airflow Capability – SFF Cord156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card157153Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card157153Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling158153Figure 106: ASIC Supportable Power for Perliminary Design162159Figure 108: SFF Card Thermal Test Fixture Preliminary Design162159Figure 108: SFF Card Thermal Test Fixture PCB1631460Figure 110: LFF Card Thermal Test Fixture PCB1631460Figure 111: LFF Card Thermal Test Fixture PCB1651461 <tr<<td>Figure 112: LFF Card Thermal Test Fixture</tr<<td>                                                     |                                                                                                 |                           |
| Figure 95: ASIC Supportable Power for Hot Aisle Cooling – Small Card Form Factor148145Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry150146Figure 97: Server System Airflow Capability – Hot Aisle Cooling151147Figure 98: ASIC Supportable Power for Hot Aisle Cooling – LFF Card152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling154149Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card155151Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – SFF Card156152Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 103: ASIC Supportable Power for Cold Aisle Cooling156152Figure 104: ASIC Supportable Power Comparison – SFF Card156152Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling158153Figure 106: ASIC Supportable Power Comparison – LFF Card159154Figure 107: Small Card Thermal Test Fixture Preliminary Design162159Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed162159Figure 110: LFF Card Thermal Test Fixture PCB1631460Figure 111: LFF Card Thermal Test Fixture PCB1631460Figure 112: LFF Card Thermal Test Fixture PCB1651451Figure 113: Thermal Test Fixture PCB1651451Figure 113: Thermal Test Fixture PCB165145                                                                                | Figure 93: Airflow Direction for Hot Aisle Cooling (SFF and LFF)                                | <u>146</u> 143            |
| Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry150146Figure 97: Server System Airflow Capability – Hot Aisle Cooling.151147Figure 98: ASIC Supportable Power for Hot Aisle Cooling – LFF Card152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling152148Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card155141Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling1551451Figure 103: ASIC Supportable Power for Cold Aisle Cooling – SFF Card1551452Figure 103: ASIC Supportable Power Comparison – SFF Card1551452Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card1551452Figure 105: Server System Airflow Capability – LFF Cord Aisle Cooling1561452Figure 106: ASIC Supportable Power Comparison – LFF Card1551453Figure 107: Small Card Thermal Test Fixture Preliminary Design1621459Figure 107: Small Card Thermal Test Fixture Preliminary Design – Cover Removed1621459Figure 110: LFF Card Thermal Test Fixture PCB1631460Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed1651461Figure 112: LFF Card Thermal Test Fixture PCB1651461Figure 113: Thermal Test Fixture PCB1651461 <trd>Figure 113: Thermal Test Fixture PCB<td></td><td></td></trd>                                                                     |                                                                                                 |                           |
| Figure 97: Server System Airflow Capability – Hot Aisle Cooling151447Figure 98: ASIC Supportable Power for Hot Aisle Cooling – LFF Card152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling152148Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card153151Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling156151Figure 103: ASIC Supportable Power Comparison – SFF Card156152Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling156153Figure 106: ASIC Supportable Power Comparison – SFF Card156152Figure 107: Sendl Card Thermal Test Fixture Preliminary Design162159Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed162159Figure 110: LFF Card Thermal Test Fixture PCB163160Figure 111: LFF Card Thermal Test Fixture Design164160Figure 112: LFF Card Thermal Test Fixture Design165164Figure 113: Thermal Test Fixture PCB165164Figure 113: Thermal Test Fixture PCB165164Figure 113: Thermal Test Fixture PCB165164Figure 113: Thermal Test Fixture Design166162Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow167163Figure 113: Thermal Test Fixture Airflow Direction1661642Figure 114: SFF Fixture, Hot Aisle Flow                                                                                                   |                                                                                                 |                           |
| Figure 98: ASIC Supportable Power for Hot Aisle Cooling – LFF Card152148Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling154150Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card155151Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling158153Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling158153Figure 106: ASIC Supportable Power Comparison – LFF Card159154Figure 107: Small Card Thermal Test Fixture Preliminary Design162159Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed162159Figure 109: SFF Card Thermal Test Fixture PCB163160Figure 110: LFF Card Thermal Test Fixture Design – Cover Removed165161Figure 111: LFF Card Thermal Test Fixture PCB165161Figure 112: LFF Card Thermal Test Fixture PCB165161Figure 113: Thermal Test Fixture PCB165161Figure 113: Thermal Test Fixture Airflow Direction166162Figure 113: Thermal Test Fixture Airflow Direction166162Figure 113: Thermal Test Fixture Airflow Capability – Cover Removed165161Figure 113: Thermal Test Fixture Airflow Direction1661                                                                                |                                                                                                 |                           |
| Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry152148Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling154150Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card155151Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – SFF Card156151Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card156152Figure 103: ASIC Supportable Power for Cold Aisle Cooling – LFF Card157153Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card157153Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling158153Figure 106: ASIC Supportable Power Comparison – LFF Card159154Figure 107: Small Card Thermal Test Fixture Preliminary Design162159Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed162159Figure 109: SFF Card Thermal Test Fixture PCB163160Figure 110: LFF Card Thermal Test Fixture PCB163160Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed165161Figure 112: LFF Card Thermal Test Fixture PCB165161Figure 113: Thermal Test Fixture PCB165161Figure 113: Thermal Test Fixture PCB165161Figure 113: Thermal Test Fixture Airflow Direction166162Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow167163                                                                                                                                                                                                              |                                                                                                 |                           |
| Figure 100: Server System Airflow Capability – LFF Card Hot Aisle Cooling154150Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card155151Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling156151Figure 103: ASIC Supportable Power Comparison – SFF Card156152Figure 104: ASIC Supportable Power for Cold Aisle Cooling157153Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling157153Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling158153Figure 106: ASIC Supportable Power Comparison – LFF Card159154Figure 106: ASIC Supportable Power Comparison – LFF Card159154Figure 106: SFF Card Thermal Test Fixture Preliminary Design162159Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed162159Figure 109: SFF Card Thermal Test Fixture PCB163160Figure 110: LFF Card Thermal Test Fixture Design164160Figure 111: LFF Card Thermal Test Fixture PCB165161Figure 112: LFF Card Thermal Test Fixture PCB165161Figure 113: Thermal Test Fixture PCB165161Figure 114: SFF Fixture Airflow Direction166162Figure 113: Thermal Test Fixture Airflow Colon166162Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow167163                                                                                                                                                                                                                                                                                                                                   |                                                                                                 |                           |
| Figure 101: ASIC Supportable Power for Cold Aisle Cooling – SFF Card       155151         Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling       156151         Figure 103: ASIC Supportable Power Comparison – SFF Card       156152         Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card       156152         Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling       157153         Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling       158153         Figure 106: ASIC Supportable Power Comparison – LFF Card       159154         Figure 107: Small Card Thermal Test Fixture Preliminary Design       162159         Figure 109: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed       162159         Figure 109: SFF Card Thermal Test Fixture PCB       163160         Figure 110: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture Peliminary Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture Pelign – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture Pelign – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure                                                                                                                  |                                                                                                 |                           |
| Figure 102: Server System Airflow Capability – SFF Cold Aisle Cooling.       156151         Figure 103: ASIC Supportable Power Comparison – SFF Card       156152         Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card       157153         Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling       157153         Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling       158153         Figure 106: ASIC Supportable Power Comparison – LFF Card       159154         Figure 107: Small Card Thermal Test Fixture Preliminary Design       162159         Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed       162159         Figure 109: SFF Card Thermal Test Fixture PCB       163160         Figure 110: LFF Card Thermal Test Fixture Design – Cover Removed       163160         Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       1651641         Figure 113: Thermal Test Fixture PCB       1651641         Figure 113: Thermal Test Fixture Airflow Direction       1651641     <                                                                                                                                |                                                                                                 |                           |
| Figure 103: ASIC Supportable Power Comparison – SFF Card       156152         Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card       157153         Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling.       158153         Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling.       158153         Figure 106: ASIC Supportable Power Comparison – LFF Card       159154         Figure 107: Small Card Thermal Test Fixture Preliminary Design       162159         Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed       162159         Figure 109: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed       162169         Figure 110: LFF Card Thermal Test Fixture Design – Cover Removed       163160         Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 113: Thermal Test Fixture Airflow Direction       1661662         Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow       167163                                                                                                                                                               |                                                                                                 |                           |
| Figure 104: ASIC Supportable Power for Cold Aisle Cooling – LFF Card       157153         Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling       158153         Figure 106: ASIC Supportable Power Comparison – LFF Card       159154         Figure 107: Small Card Thermal Test Fixture Preliminary Design       162159         Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed       162159         Figure 109: SFF Card Thermal Test Fixture PCB       163160         Figure 110: LFF Card Thermal Test Fixture Design – Cover Removed       163160         Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 113: Thermal Test Fixture Airflow Direction       165161         Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow       167163                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | • • • • •                                                                                       |                           |
| Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | •                                                                                               |                           |
| Figure 106: ASIC Supportable Power Comparison – LFF Card.       159154         Figure 107: Small Card Thermal Test Fixture Preliminary Design       162159         Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed       162159         Figure 109: SFF Card Thermal Test Fixture PCB       163160         Figure 110: LFF Card Thermal Test Fixture Design – Cover Removed       164160         Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 113: Thermal Test Fixture PCB       166162         Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow       167163                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                 |                           |
| Figure 107: Small Card Thermal Test Fixture Preliminary Design       162159         Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed       162159         Figure 109: SFF Card Thermal Test Fixture PCB       163160         Figure 110: LFF Card Thermal Test Fixture Design       164160         Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 113: Thermal Test Fixture Airflow Direction       166162         Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow       167163                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                 |                           |
| Figure 108: SFF Card Thermal Test Fixture Preliminary Design – Cover Removed       162159         Figure 109: SFF Card Thermal Test Fixture PCB       163160         Figure 110: LFF Card Thermal Test Fixture Design       164160         Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 113: Thermal Test Fixture Airflow Direction       166162         Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow       167163                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | •                                                                                               |                           |
| Figure 109: SFF Card Thermal Test Fixture PCB       163160         Figure 110: LFF Card Thermal Test Fixture Design       164160         Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 113: Thermal Test Fixture Airflow Direction       165161         Figure 113: Thermal Test Fixture Airflow Direction       166162         Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow       167163                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                 |                           |
| Figure 110: LFF Card Thermal Test Fixture Design       164160         Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 113: Thermal Test Fixture Airflow Direction       166162         Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow       167163                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | • • •                                                                                           |                           |
| Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed       165161         Figure 112: LFF Card Thermal Test Fixture PCB       165161         Figure 113: Thermal Test Fixture Airflow Direction       166162         Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow       167163                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | •                                                                                               |                           |
| Figure 112: LFF Card Thermal Test Fixture PCB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | •                                                                                               |                           |
| Figure 113: Thermal Test Fixture Airflow Direction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                 |                           |
| Figure 114: SFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | •                                                                                               |                           |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                 |                           |
| רוצטו ב בבס. ברך רוגנטופ, הטג אואפ רוטש - כמוזטופגונג אוד פוטכונץ vs. volume Flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | •                                                                                               |                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | יוקטול בבס. בו דיואנטול, ווטר אושר דוטש - כמוטופצווגל אוד ערוטנונץ עש. עטוטווור רוטש            | <u>107</u> <del>103</del> |

| Figure 116: Dye and Pull Type Locations <u>171</u> 467 | <u>.</u> |
|--------------------------------------------------------|----------|
| Figure 117: Dye Coverage Percentage <u>171167</u>      | 1        |

6564

.80<del>79</del>

.94<del>92</del>

#### List of Tables Table 3: Baseboard to OCP NIC Form factor Compatibility Chart......15 Table 5: OCP NIC 3.0 Card Definitions ...... Table 10: MAC Address Label Example 2 – Single Host, Octal Port, Dual Managed Controller ...... Table 12: NIC Implementation Examples and 3D CAD .....<u>60</u>59 Table 13: Contact Mating Positions for the Primary and Secondary Connectors ...... Table 15: Straddle Mount Connector Options Table 16: Primary Connector Pin Definition (x16) (4C+)..... Table 17: Secondary Connector Pin Definition (x16) (4C) 7170 Table 19: Pin Descriptions – PCIe Present and Bifurcation Control Pins...... Table 20: Pin Descriptions – SMBus ..... Table 23: Pin Descriptions – Scan Chain DATA OUT Bit Definition Table 24: Pin Descriptions – Scan Chain DATA\_IN Bit Definition......9189 Table 25: Pin Descriptions – USB 2.0 ..... Table 28: PCIe Bifurcation Decoder for x16 and x8 Card Widths.....<u>103</u>100 Table 30: Bifurcation for Single Host, Single Socket and Single Upstream Link (BIF[2:0]#=0b000) ...... Table 32: Bifurcation for Single Host, Single Socket and Single/Dual/Quad Upstream Links (BIF[2:0]#=0b000) .....11411 Table 33: Bifurcation for Single Host, Dual Sockets and Dual Upstream Links (BIF[2:0]#=0b001)......115112 Table 34: Bifurcation for Single Host, Quad Sockets and Quad Upstream Links (BIF[2:0]#=0b010)......116113 Table 35: Bifurcation for Single Host, Quad Sockets and Quad Upstream Links – First 8 PCIe Lanes (BIF[2:0]#=0b011) ......117114 Table 36: Bifurcation for Dual Host, Dual Sockets and Dual Upstream Links (BIF[2:0]#=0b101) ...... Table 37: Bifurcation for Quad Host, Quad Sockets and Quad Upstream Links (BIF[2:0]#=0b110) ......119119 Table 38: Bifurcation for Quad Host, Quad Sockets and Quad Upstream Links – First 8 lanes (BIF[2:0]#=0b111) ......120117 Table 39: OCP NIC 3.0 Card LED Configuration with Two Physical LEDs per Port ..... Table 40: Power States..... Table 41: Baseboard Power Supply Rail Requirements – Slot Power Envelopes ...... Table 42: Power Sequencing Parameters ...... 129126 Table 44: Digital I/O AC specifications ..... ..... Table 46: Sideband Management Interface and Transport Requirements.....<u>130</u>127 Table 48: MC MAC Address Provisioning Requirements...... Table 51: Pluggable Module Status Reporting Requirements ..... Table 55: FRU EEPROM Record – OEM Record 0xC0, Offset 0x00 ...... Table 56: Hot Aisle Air Temperature Boundary Conditions 147 Table 57: Hot Aisle Airflow Boundary Conditions .....<u>147</u>144

| Table 58: Cold Aisle Air Temperature Boundary Conditions                                           | <u>147</u> 144 |
|----------------------------------------------------------------------------------------------------|----------------|
| Table 59: Cold Aisle Airflow Boundary Conditions                                                   |                |
| Table 60: Reference OCP NIC 3.0 SFF Card Geometry                                                  | <u>150</u> 146 |
| Table 61: Reference OCP NIC 3.0 LFF Card Geometry                                                  | <u>153</u> 149 |
| Table 62: Hot Aisle Card Cooling Tier Definitions (LFM)                                            | <u>168</u> 164 |
| Table 63: Cold Aisle Card Cooling Tier Definitions (LFM)                                           | <u>169</u> 165 |
| Table 64: Random Virbation Testing 1.88G <sub>RMS</sub> Profile                                    | <u>170</u> 166 |
| Table 65: FCC Class A Radiated and Conducted Emissions Requirements Based on Geographical Location | <u>173</u> 169 |
| Table 66: Safety Requirements                                                                      | <u>174</u> 170 |
| Table 67: Immunity (ESD) Requirements                                                              | <u>174</u> 170 |

## 1 Overview

## 1.1 License

As of January 23<sup>rd</sup>, 2018, the following persons or entities have made this Specification available under the Open Compute Project Hardware License (Permissive) Version 1.0 (OCPHL-P)

OCP NIC Subgroup

An electronic copy of the OCPHL-P is available at:

http://www.opencompute.org/assets/download/01-Contribution-Licenses/OCPHL-Permissive-v1.0.pdf

Your use of this Specification may be subject to other third party rights. THIS SPECIFICATION IS PROVIDED "AS IS." The contributors expressly disclaim any warranties (express, implied, or otherwise), including implied warranties of merchantability, non-infringement, fitness for a particular purpose, or title, related to the Specification. The Specification implementer and user assume the entire risk as to implementing or otherwise using the Specification. IN NO EVENT WILL ANY PARTY BE LIABLE TO ANY OTHER PARTY FOR LOST PROFITS OR ANY FORM OF INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES OF ANY CHARACTER FROM ANY CAUSES OF ACTION OF ANY KIND WITH RESPECT TO THIS SPECIFICATION OR ITS GOVERNING AGREEMENT, WHETHER BASED ON BREACH OF CONTRACT, TORT (INCLUDING NEGLIGENCE), OR OTHERWISE, AND WHETHER OR NOT THE OTHER PARTY HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

## 1.2 Acknowledgements

The OCP NIC 3.0 specification was created under a collaboration from many OCP member companies, and facilitated by the OCP NIC Subgroup under the OCP Server Workgroup.

The OCP NIC Subgroup would like to acknowledge the following member companies for their contributions to the OCP NIC 3.0 specification:

## Table 1: Acknowledgements – By Company

Amphenol Corporation Broadcom Limited Dell, Inc. Facebook, Inc. Hewlett Packard Enterprise Company Intel Corporation Lenovo Group Ltd Mellanox Technologies, Ltd Netronome Systems, Inc. Quanta Computer Inc. TE Connectivity Corporation

## 1.3 Background

The OCP NIC 3.0 specification is a follow-on to the OCP Mezz 2.0 rev 1.00 design specification. The OCP NIC 3.0 specification supports two basic card sizes: Small Card, and Large Card. The Small Card allows for up to 16 PCIe lanes on the card edge while the Large Card supports up to 32 PCIe lanes. Compared to the OCP Mezz Card 2.0 Design Specification, the updated OCP NIC 3.0 specification provides a broader solution space for the NIC and system vendors to support the following use case scenarios:

- NICs with a higher Thermal Design Power (TDP)
- Power delivery supports up to 80W to a single connector (Small) card, and up to 150W to a dual connector (Large) card
  - Note: Baseboard vendors need to evaluate if there is sufficient airflow to thermally cool the OCP NIC 3.0 card. Refer to Section 6 for additional details.
- Supports up to PCIe Gen 4 (16 GT/s) on the baseboard and OCP NIC 3.0 card
  - $\circ$   $\,$  Connector is electrically compatible with PCIe Gen 5 (32 GT/s)  $\,$
- Support for up to 32 lanes of PCIe per OCP NIC 3.0 card
- Support for single host, multi-root complex, and multi-host environments
- Supports a greater board area for more complex OCP NIC 3.0 card designs
- Support for Smart NIC implementations with on-board DRAM and accelerators
- Simplification of FRU installation and removal while reducing overall down time

A representative Small Card OCP NIC 3.0 card is shown in Figure 1 and a representative Large Card is shown in Figure 2.

Figure 1: Representative Small OCP NIC 3.0 Card with Dual QSFP Ports





Figure 2: Representative Large OCP NIC 3.0 Card with Dual QSFP Ports and on-board DRAM

In order to achieve the features outlined in this specification, OCP NIC 3.0 compliant cards are not backwards compatible with OCP Mezz 2.0 cards.

This specification is created under OCP Server workgroup – OCP NIC subgroup. An electronic copy of this specification can be found on the Open Compute Project and the OCP Marketplace websites:

http://www.opencompute.org/wiki/Server/Mezz#Specifications and Designs

http://opencompute.org/products/specsanddesign?keyword=SPEC%2C+NIC

## 1.4 Overview

## 1.4.1 Mechanical Form factor overview

The OCP NIC 3.0 specification defines a third generation mechanical form factor that allows for interoperability between compliant baseboards and OCP NIC 3.0 cards.

OCP NIC 3.0 cards have two form factors – Small and Large. These cards are shown in Figure 3 below. The components shown in the figures are for illustrative purposes. The Small form factor card has one connector (Primary Connector) on the baseboard. The Large form factor card has one or two connectors (Primary Connector only or both the Primary and Secondary Connectors) on the baseboard.

Both the Primary and Secondary Connectors and card edge gold fingers are defined in and compliant to SFF-TA-1002. The Primary Connector is the "4C+" variant, the Secondary Connector is the "4C" version. On the OCP NIC 3.0 card side, the card edge is implemented with gold fingers. The Small Card gold finger area only occupies the Primary Connector area for up to 16 PCIe lanes. The Large Card gold finger area may occupy both the Primary and Secondary Connectors for up to 32 PCIe lanes, or optionally just the Primary Connector for up to 16 PCIe lane implementations.





The two form factor dimensions are shown in Table 2.

|                | Table 2: OCP 3.0 Form Factor Dimensions |               |                      |                        |                                                                                         |  |  |
|----------------|-----------------------------------------|---------------|----------------------|------------------------|-----------------------------------------------------------------------------------------|--|--|
| Form<br>Factor | Width                                   | Depth         | Primary<br>Connector | Secondary<br>Connector | Typical Use Case                                                                        |  |  |
| Small          | W1 = 76<br>mm                           | L = 115<br>mm | "4C+"<br>168 pins    | N/A                    | Low profile and NIC with a similar profile as an OCP NIC 2.0 card; up to 16 PCIe lanes. |  |  |
| Large          | W2 = 139<br>mm                          | L = 115<br>mm | "4C+"<br>168 pins    | "4C"<br>140 pins       | Larger PCB width to support<br>additional NICs; up to 32 PCIe<br>lanes.                 |  |  |

The OCP NIC 3.0 design allows downward compatibility between the two card sizes. Table 3 shows the compatibility between the baseboard and NIC combinations. A Small size baseboard slot may only accept a small sized NIC. A Large size baseboard slot may accept a small or large sized NIC.

Table 3: Baseboard to OCP NIC Form factor Compatibility Chart

| Baseboard | NIC Size / Supported PCIe Width |                     |  |  |
|-----------|---------------------------------|---------------------|--|--|
| Slot Size | Small                           | Large               |  |  |
| Small     | Up to 16 PCIe lanes             | Not Supported       |  |  |
| Large     | Up to 16 PCIe lanes             | Up to 32 PCIe lanes |  |  |

There are two baseboard connector mounting options available for system designers: straddle mount and right angle (RA). The straddle mount connector option allows the OCP NIC and baseboard to exist in a co-planer position. To achieve this, a cutout exists on the baseboard and is defined in this specification. Alternatively, the right angle option allows the OCP NIC to be installed on top of the baseboard. A baseboard cutout is not required for the right angle connector. The right angle option allows the baseboard to use this area for additional routing or backside component placement. The straddle mount and right angle connectors are shown in Section 3.2.

For both the baseboard and OCP NIC 3.0 card, this specification defines the component and routing keep out areas. Refer to Section 2.5 for details.

Both the straddle mount and right angle implementations shall accept the same OCP NIC 3.0 card and shall be supported in the baseboard chassis regardless of the baseboard connector selection (right angle or straddle mount) so long as the baseboard slot and OCP NIC 3.0 card sizes are a supported combination as shown in Table 3.

This specification defines the form factor at the OCP NIC 3.0 card level, including the front panel, latching mechanism and card guide features.

More details about the card form-factor is shown in Section 2.

## 1.4.2 Electrical overview

This specification defines the electrical interface between baseboard and the OCP NIC 3.0 card. The electrical interface is implemented with a right angle or straddle mount connector on baseboard and gold finger on the OCP NIC 3.0 card. As previously noted in the mechanical overview, each card may implement a Primary Connector or Primary + Secondary Connector. Cards using only the Primary Connector are suitable for both the Small and Large form-factors and may support up to 16 lanes of PCIe. The Secondary Connector, when used in conjunction with the Primary Connector, allows Large form-factor implementations and may support up to 32 lanes of PCIe.

#### 1.4.2.1 Primary Connector

The Primary Connector provides all OCP specific management functions as well as up to 16 lanes of PCIe between the OCP NIC and the system motherboard.

## Management Function Overview (OCP Bay):

- DMTF DSP0222 1.1 compliant Network Controller Sideband Interface (NC-SI) RMII Based Transport (RBT) Physical Interface
- Power management and status reporting
  - Power break for emergency power reduction
  - State change control
- Control / status serial bus
  - o NIC-to-Host status
    - Port LED Link/Activity
    - Environmental Indicators
  - Host-to-NIC configuration Information
- Multi-host PCIe support signals (2x PCIe resets, 2x reference clocks)
  - The OCP bay provides PERST2#, PERST3#, REFCLK2 and REFCLK3. This enables support for up to four hosts when used in conjunction with PERST0#, PERST1#, REFCLK0 and REFCLK1 in the Primary 4C region.
- PCIe Wake signal

See Section 3.4 for a complete list of pin and function descriptions for the OCP Bay portion of the Primary Connector. The OCP Bay pins are prefixed with "OCP\_" in the pin location column.

## PCIe Interface Overview (4C Connector):

- 16x differential transmit/receive pairs
  - Up to PCIe Gen 4 (16 GT/s) support
    - Connector is electrically compatible with PCIe Gen 5 (32 GT/s)
- 2x 100 MHz differential reference clocks
- Control signals
  - o 2x PCIe Resets
  - Link Bifurcation Control
  - Card power disable/enable
- SMBus 2.0
- Power

- $\circ$  +12V\_EDGE
- +3.3V\_EDGE
- o Power distribution between the aux and main power domains is up to the baseboard vendor

See Section 3.4 for a complete list of pin and function descriptions for the 4C+ connector.

#### 1.4.2.2 Secondary Connector

The Secondary Connector provides an additional 16 lanes of PCIe and their respective control signals.

## PCIe Interface Overview (4C Connector):

- 16x differential transmit/receive pairs
  - Up to PCIe Gen 4 (16 GT/s) support
    - Connector is electrically compatible with PCIe Gen 5 (32 GT/s)
- 2x 100 MHz differential reference clocks
- Control signals
  - o 2x PCIe Resets
  - Link Bifurcation Control
  - Card power disable/enable
- SMBus 2.0
- Power

.

- +12V\_EDGE
- +3.3V\_EDGE
- o Power distribution between the aux and main power domains is up to the baseboard vendor

See Section 3.4 for a complete list of pin and function descriptions for the 4C connector.

### 1.5 Non-NIC Use Cases

The OCP NIC 3.0 specification is mainly targeted for Network Interface Card applications. It is possible to use the same OCP NIC 3.0 card form-factor, baseboard interface and mechanical design to enable non-NIC use cases. These non-NIC use cases use the same baseboard/OCP NIC 3.0 card interface as defined in Section 3. The non-NIC use cases are not covered in the current revision of the OCP NIC 3.0 specification. Example non-NIC use cases implement various external I/O interfaces and are shown in Table 4.

#### Table 4: Example Non-NIC Use Cases

| Example Use Case        | Card External I/O Interface(s) |
|-------------------------|--------------------------------|
| PCIe Retimer Card       | PCIe                           |
| Accelerator Card        | N/A                            |
| NVMe Card               | N/A                            |
| Storage HBA / RAID Card | TBD                            |

## 1.6 References

- DMTF Standard. DSP0222, Network Controller Sideband Interface (NC-SI) Specification. Distributed Management Task Force (DMTF), Rev 1.1.0, September 23<sup>rd</sup>, 2015.
- DMTF Standard. *DSP0222, Network Controller Sideband Interface (NC-SI) Specification.* Distributed Management Task Force (DMTF), Rev 1.2.0, Work-In-Progress.
- DMTF Standard. DSP0236, Management Component Transport Protocol (MCTP) Base Specification. Distributed Management Task Force (DMTF), Rev 1.3.0, November 24th, 2016.
- DMTF Standard. DSP0237, Management Component Transport Protocol (MCTP) SMBus/I2C Transport Binding Specification. Distributed Management Task Force (DMTF), Rev 1.1.0, May 21st, 2017.
- DMTF Standard. DSP0238, Management Component Transport Protocol (MCTP) PCIe VDM Transport Binding Specification. Distributed Management Task Force (DMTF), Rev 1.0.2, December 7th, 2014.
- DMTF Standard. DSP0239, MCTP IDs and Codes Specification. Distributed Management Task Force (DMTF), Rev 1.5.0, December 17th, 2017.
- DMTF Standard. DSP0240, Platform Level Data Model (PLDM) Base Specification. Distributed Management Task Force (DMTF), Rev 1.0.0, April 23rd, 2009.
- DMTF Standard. DSP0240, Platform Level Data Model (PLDM) over MCTP Binding Specification. Distributed Management Task Force (DMTF), Rev 1.0.0, April 23rd, 2009.
- DMTF Standard. DSP0245, Platform Level Data Model (PLDM) IDs and Codes Specification. Distributed Management Task Force (DMTF), Rev 1.2.0, November 24th, 2016.
- DMTF Standard. DSP0248, Platform Level Data Model (PLDM) for Platform Monitoring and Control Specification. Distributed Management Task Force (DMTF), Rev 1.1.1, January 10th, 2017.
- DMTF Standard. DSP0249, Platform Level Data Model (PLDM) State Sets Specification. Distributed Management Task Force (DMTF), Rev 1.0.0, March 16th, 2009.
- DMTF Standard. DSP0261, NC-SI over MCTP Binding Specification. Distributed Management Task Force (DMTF), Rev 1.2.0, August 26th, 2017.
- EDSFF. *Enterprise and Datacenter SSD Form Factor Connector Specification*. Enterprise and Datacenter SSD Form Factor Working Group, Rev 0.9 (draft), August 2<sup>nd</sup> 2017.
- IPC. IPC-TM-650 Test Methods Manual number 2.4.53. Dye and Pull Test Method (Formerly Known as Dye and Pry), Association Connecting Electronics Industries, August 2017.
- IPMI Platform Management FRU Information Storage Definition, v1.0 Document Revision 1.3, March 24<sup>th</sup>, 2015.
- National Institute of Standards and Technology (NIST). *Special Publication 800-193, Platform Firmware Resiliency Guidelines*, draft, May 2017.
- NXP Semiconductors. *I<sup>2</sup>C-bus specification and user manual*. NXP Semiconductors, Rev 6, April 4<sup>th</sup>, 2014.
- Open Compute Project. OCP NIC Subgroup. Online. <u>http://www.opencompute.org/wiki/Server/Mezz</u>
- PCIe Base Specification. PCI Express Base Specification, Revision 3.0 December 7<sup>th</sup>, 2015.
- PCIe Base Specification. PCI Express Base Specification, Revision 4.0 Version 1.0, October 5<sup>th</sup>, 2017.

- PCIe CEM Specification. PCI Express Card Electromechanical Specification, Revision 3.0, July 21<sup>st</sup>, 2013.
- PCIe CEM Specification. PCI Express Card Electromechanical Specification, Revision 4.0 (draft).
- SMBus Management Interface Forum. *System Management Bus (SMBus) Specification*. System Management Interface Forum, Inc, Version 2.0, August 3<sup>rd</sup>, 2000.
- SNIA. SFF-TA-1002, Specification for Protocol Agnostic Multi-Lane High Speed Connector. SNIA SFF TWG Technology Affiliate, Rev 1.1 draft, January 18<sup>th</sup>, 2018.
- UEFI Specification Version 2.5, <u>http://www.uefi.org/sites/default/files/resources/UEFI%202\_5.pdf</u>, April 2015.

## 1.6.1 Trademarks

Names and brands may be claimed as trademarks by their respective companies.

## 2 Mechanical Card Form Factor

#### 2.1 Form Factor Options

OCP NIC 3.0 provides two fundamental form factor options: a Small Card (76mm x 115mm) and a Large Card (139mm x 115mm).

These form factors support a Primary Connector and optionally, a Secondary Connector. The Primary Connector is defined to be a SFF-TA-1002 compliant 4C+ connector. The 4C+ connector is a 4C complaint implementation plus a 28-pin bay for OCP NIC 3.0 specific pins. The Secondary Connector is the 4C connector as defined in SFF-TA-1002. The 4C specification supports up to 32 differential pairs for a x16 PCIe connection per connector. For host platforms, the 28-pin OCP bay is required for the Primary Connector. This is also mandatory for OCP NIC 3.0 cards.

The Small Card uses the Primary 4C+ connector to provide up to a x16 PCIe interface to the host. The additional 28-pin OCP bay carries sideband management interfaces as well as OCP NIC 3.0 specific control signals for multi-host PCIe support. The small size card provides sufficient faceplate area to accommodate up to 2x QSFP modules, 4x SFP modules, or 4x RJ-45 for BASE-T operation. The Small Card form factor supports up to 80W of delivered power to the card edge. An example Small Card form factor is shown in Figure 1.

The Large Card uses the Primary 4C+ connector to provide the same functionality as the Small Card along with an additional Secondary 4C connector to provide up to a x32 PCIe interface. The Large Card may utilize both the Primary and Secondary Connectors, or just the Primary Connector for lower PCIe lane count applications. Table 5 summarizes the Large Card permutations. The Large Card supports higher power envelopes and provides additional board area for more complex designs. The Large Card form factor supports up to 150W of delivered power to the card edge across the two connectors. An example Large Card form factor is shown in Figure 2.

For Large Cards, implementations may use both the Primary and Secondary Connector (as shown in Figure 4), or may use the Primary Connector only (as shown in Figure 5) for the card edge gold fingers.

Figure 4: Primary Connector (4C+) and Secondary Connector (4C) (Large) OCP NIC 3.0 Cards





For both form-factors, an OCP NIC 3.0 card may optionally implement a subset of pins to support up to a x8 PCIe connection. This is implemented using a 2C card edge per SFF-TA-1002. The Primary Connector may support a 2C sized OCP NIC 3.0 card along with the 28 pin OCP bay shown in the 4C+ drawings. The following diagram from the SFF-TA-1002 specification illustrates the supported host Primary and Secondary Connectors and OCP NIC 3.0 card configurations.

Figure 6: Primary Connector (4C+) with 4C and 2C (Small) OCP NIC 3.0 Cards



Table 5 summarizes the supported card form factors. Small form factors cards support the Primary Connector and up to 16 PCIe lanes. Large form factor cards support implementations with both the Primary and Secondary Connectors and up to 32 PCIe lanes, or a Primary Connector only implementation with up to 16 PCIe lanes.

Rev 0.74

#### Table 5: OCP NIC 3.0 Card Definitions

| Add in Card Size and | Secondary Connector             |    | Primary Connector |                 |         |  |
|----------------------|---------------------------------|----|-------------------|-----------------|---------|--|
| max PCIe Lane Count  | ne Count 4C Connector, x16 PCIe |    | 4C+ Connect       | tor, x16 PCle   | OCP Bay |  |
| Small (x8)           |                                 |    |                   | 2C+             | OCP Bay |  |
| Small (x16)          |                                 |    | 40                | C+              | OCP Bay |  |
| Large (x8)           |                                 |    |                   | 2C+             | OCP Bay |  |
| Large (x16)          |                                 |    | 4C+               |                 | OCP Bay |  |
| Large (x24)          |                                 | 2C | 4(                | <mark>2+</mark> | OCP Bay |  |
| Large (x32)          | 4C                              |    | 40                | C+              | OCP Bay |  |

#### 2.1.1 Small Form Factor (SFF) Faceplate Configurations

The small form factor (SFF) configuration views are shown below. Two different faceplates are available for the SFF – a pull tab version (on the left) and an ejector latch version (on the right). The same SFF OCP NIC 3.0 PBA assembly accepts both type of faceplates and may be interchanged depending on the end application. The drawings shown in Figure 7 below illustrate a representative front, side and top views of the SFF.

Where space is permitted on the faceplate, square vents sized to a maximum of 3.0mm x 3.0mm must be added to help optimize airflow while maintaining the integrity of the faceplate structure. EMI considerations should also be taken into account during the design process. Refer to the images shown in Figure 8 for example square vent configurations depending on the line side I/O connectors.

Depending on the OCP NIC 3.0 card implementation, I/O connectors may be placed anywhere within the allowable connector keep in regions as defined by the SFF PBA mechanical drawings and faceplate drawings of Section 2.5.1.

The OCP NIC 3.0 outline provides an optional feature to lock the card into the chassis. This is accomplished with two notches – one on each side of the card guiderail. If the locking feature is implemented on the baseboard, the OCP NIC 3.0 card may only be removed after pressing on an internal detent mechanism. This retention notch is compatible with all chassis implementations. Please refer to the SFF and LFF CTF dimensions in Section 2.8 for details.

Note: The OCP NIC 3.0 card supplier shall add port identification on the faceplate assembly that meet their manufacturing and customer requirements.

All of the OCP NIC 3.0 CAD files are available for download and use on the OCP NIC 3.0 Wiki site: <u>http://www.opencompute.org/wiki/Server/Mezz</u> **Commented** [TN1]: X24 is not a "natural" PCIe card edge width in PCIe. I propose striking this for the 0v80 specification.



Figure 8 illustrates example SFF 3D views for the supported line side I/O implementations. The line side I/O implementations are discussed in Section 2.2.



Figure 9 illustrates example SFF 3D views of the pull tab and ejector latch assemblies mounted in a chassis utilizing a straddle mount connector and a right angle connector. The baseboard connector options are discussed in Section 3.2. The SFF OCP NIC 3.0 card is identical for both chassis connector options.

As previously noted, the OCP NIC 3.0 card provides a notch on the rail edge for an internal locking mechanism to prevent card removal. This optional feature is not shown in the views below.



#### 2.1.2 Large Form Factor (LFF) Faceplate Configurations

The large form factor (LFF) configuration views are shown below. A single faceplate implementation is available for the LFF – with a single ejector latch. Similar to the SFF, if additional LFF faceplate implementations become available, the same LFF OCP NIC 3.0 PBA assembly shall be able to accept new faceplate types and may be interchanged depending on the end application. The drawings shown in Figure 10 below illustrate a representative front, side and top views of the LFF.

Where space is permitted on the faceplate, square vents sized to a maximum of 3.0mm x 3.0mm must be added to help optimize airflow while maintaining the integrity of the faceplate structure. EMI considerations should also be taken into account during the design process. Refer to the images shown in Figure 11 for example square vent configurations depending on the line side I/O connectors.

Depending on the OCP NIC 3.0 card implementation, I/O connectors may be placed anywhere within the allowable connector keep in regions as defined by the PBA mechanical drawings and faceplate drawings of Section 2.5.2.

Note: The OCP NIC 3.0 card supplier shall add port identification on the faceplate assembly that meet their manufacturing and customer requirements.

All of the OCP NIC 3.0 CAD files are available for download and use on the OCP NIC 3.0 Wiki site: http://www.opencompute.org/wiki/Server/Mezz



Figure 11 illustrates example LFF 3D views for the supported line side I/O implementations. The line side I/O implementations are discussed in Section 2.2.



Figure 12 illustrates example LFF 3D views of the ejector latch assembly mounted in a chassis utilizing a straddle mount connector and a right angle connector. The baseboard connector options are discussed in Section 3.2. The LFF OCP NIC 3.0 card is identical for both chassis connector options.



NIC Insertion / Removal (As shown with a Straddle Mount Connector)



## 2.2 Line Side I/O Implementations

At the time of this writing, the Small and Large form-factor implementations have been optimized to support the following standard line side I/O implementations:

| Table 6: OCP NIC 3.0 Line Side I/O Implementations |                              |  |  |
|----------------------------------------------------|------------------------------|--|--|
| Form Factor                                        | Max Topology Connector Count |  |  |
| Small                                              | 2x QSFP+/QSFP28              |  |  |
| Small                                              | 4x SFP28+/SFP28              |  |  |
| Small                                              | 4x RJ-45                     |  |  |
| Large                                              | 2x QSFP+/QSFP28              |  |  |
| Large                                              | 4x SFP+/SFP28                |  |  |
| Large                                              | 4x RJ-45                     |  |  |

**Note:** For brevity, references to QSFP+, and QSFP28 shall be referred to as QSFP for the remainder of this document. Similarly, references to SFP+, and SFP28 shall be referred to as SFP.

Additional combinations and connector types are permissible as I/O form-factor technologies and thermal capabilities evolve.

## 2.3 Top Level Assembly (SFF and LFF)

The images in Figure 13 illustrate the exploded top level assemblies for both the SFF and the LFF.



Diagram callouts #12 – #15 are identical between the assemblies and are noted as follows:

Item #12 & #13 – Screws used to attach the faceplate assembly to the OCP NIC 3.0 PBA. Item #14 - 2x SMT nuts installed on to the PBA assembly using the reflow process. Item #15 – Insulator is located on the secondary side and is installed on the PBA prior to the faceplate.

## 2.4 Faceplate Subassembly (SFF and LFF)

The following section define the generic small form factor and large form factor faceplates.

## 2.4.1 Faceplate Subassembly – Exploded View

The images in Figure 14 illustrate the three faceplates subassemblies as exploded views. The bill of materials is shown in Section 2.4.2.



## 2.4.2 Faceplate Subassembly – Bill of Materials (BOM)

Table 7 shows the bill of materials for the SFF and LFF assemblies. Item number call outs align with the SFF and LFF numbering of Figure 14.

Note: Dimensionally identical equivalent parts and equivalent materials may be substituted in the assembly. Substituted parts and materials shall meet or exceed the tolerances and requirements specified by the supplier part numbers of Table 7.

| Item # | Item description     | Part Number / Drawing                           | Supplier        |
|--------|----------------------|-------------------------------------------------|-----------------|
| 1      | Faceplate            | See Section 2.4.3:                              | Custom          |
|        |                      | NIC_OCPv3_SFF_Bracket_1tab_20180124.pdf         |                 |
|        |                      | NIC_OCPv3_SFF_Bracket_latch_20180124.pdf        |                 |
|        |                      | See Section 2.4.4:                              |                 |
|        |                      | NIC_OCPv3_LFF_Bracket_latch_20180124.pdf        |                 |
| 2      | Top and Bottom EMI   | TF187VE32F11 (Tech-ETCH)                        | Tech-ETCH       |
|        | Fingers              | 7810817020 – 6T (Laird)                         | Laird           |
|        | U                    | 7810817024 – 7T (Laird)                         |                 |
|        |                      | 7810817047 – 13T (Laird)                        |                 |
|        |                      | 7810817050 – 14T (Laird)                        |                 |
|        |                      | - EMI finger length varies by face plate        |                 |
|        |                      | requirement. Refer to the 2D drawings.          |                 |
|        |                      | - 0.05mm thick                                  |                 |
|        |                      | - Bright tin plating                            |                 |
| 3      | Rivet                | 1-AC-2421-03 2.4x2.1                            | Dong Guan KSETT |
|        |                      | -                                               | Hardware        |
|        |                      |                                                 | Technology      |
| 4      | Side EMI Fingers     | LT18DP1911                                      | Laird           |
|        |                      | See Section 2.4.8 and drawing                   |                 |
|        |                      | NIC_OCPv3_sideEMI_20180124.pdf                  |                 |
| 5      | Thumbscrew           | J-4C-99-343-KEEE_rev05                          | Southco, Inc.   |
| 6      | Pull tab w/2x screws | J-CN-99-459                                     | Southco, Inc.   |
|        |                      |                                                 | -               |
| 8      | Ejector Compression  | NIC_OCPv3_EjectorWasher_201804XX.pdf            | Custom          |
|        | Washer               | Note: Drawing under development. May            |                 |
|        |                      | combine with Ejector bushing on future          |                 |
|        |                      | revision.                                       |                 |
| 9      | Ejector Handle       | SFF Ejector: See Section 2.4.5 and drawing      | Custom          |
|        |                      | NIC_OCPv3_EjectorHandle_20180124.pdf            |                 |
|        |                      | LFF Ejector – (9L): See Section 2.4.6 & Drawing |                 |
|        |                      | NIC_OCPv3_EjectorLever_Left_20180124.pdf        |                 |
|        |                      | LFF Ejector – (9R): See Section 2.4.6 &         |                 |
|        |                      | Drawing                                         |                 |
|        |                      | NIC_OCPv3_EjectorLever_Right_20180124.pdf       |                 |
| 10     | Ejector Lock         | See Section 2.4.7 and drawing                   | N/A             |
|        |                      | NIC_OCPv3_EjectorLock_20180124.pdf              |                 |
| 11     | Ejector Bushing      | NIC_OCPv3_EjectorBushing_201804XX.pdf           | N/A             |

http://opencompute.org

Commented [TN3]: Mechanical engineers: Please scrub.

Rev 0.74

Commented [TN4]: Check comment.

|    |                         | Note: Drawing under developmentMay<br>combine with Ejector compression washer in<br>future revision. |                 |
|----|-------------------------|------------------------------------------------------------------------------------------------------|-----------------|
| 12 | Screw for securing      | ICMMAJ200403N3                                                                                       | WUJIANG Screw   |
|    | faceplate to NIC        |                                                                                                      | Tech Precision  |
|    |                         |                                                                                                      | Industry        |
| 13 | Screw for attaching     | FCMMQ200503N                                                                                         | WUJIANG Screw   |
|    | faceplte and ejector to |                                                                                                      | Tech Precision  |
|    | NIC                     |                                                                                                      | Industry        |
| 14 | SMT nut (on NIC)        | 82-950-22-010-01-RL                                                                                  | Fivetech        |
|    |                         |                                                                                                      | Technology Inc. |
| 15 | Insulator               | Refer to Section 2.7 for the SFF and LFF                                                             | Custom          |
|    |                         | insulator mechanical requirements                                                                    |                 |

## 2.4.3 SFF Generic I/O Faceplate

Figure 15 shows the standard Small Card form factor I/O bracket with a thumbscrew and pull tab assembly.





Open Compute Project • OCP NIC 3.0 Rev 0.74



Figure 16: Small Card Generic I/O Faceplate – Ejector Version (2D View)

## 2.4.4 LFF Generic I/O Faceplate





## 2.4.5 Ejector Lever (SFF)

This section defines the SFF lever dimensions.



1. 2. 3.

DIMENSION ARE IN MILIMETER MATERIAL: 0.8mm 304 SS 1/2 HARD TOLERANCE UNLESS OTHERWISE SPECIFIED: ± 0.25mm, ±1.0° PARTS MUST COMPLY WITH Rohs DIRECTIVE 2002/95/EC. FURTHERMORE, THE USE OF HEXAVALENT CHROMIUM IN THE FABRICATION PROCESS IS NOT ALLOWED.

## 2.4.6 Ejector Levers (LFF)

This section defines the LFF ejector lever dimensions. Note: the LFF ejector levers come as a two separate parts – one for the left and one for the right side.







# 2.4.7 Ejector Lock (SFF and LFF)

The Small and Large Card ejector uses a locking mechanism at the end of the handle to retain the lever position. This is shown in Figure 21.



DIMENSION ARE IN MILIMETER
 MATERIAL: 0.3mm 304 \$5 1/2 HARD
 STOLERANCE UNLESS OTHERWISE SPECIFIED: ± 0.25mm, ±1.0°
 STOLERANCE UNLESS OTHERWISE SPECIFIED: ± 0.25mm, ±1.0°
 PARTS MUST COMPLY WITH RoHS DIRECTIVE 200295/EC. FURTHERMORE, THE USE OF HEXAVALENT CHROMIUM IN THE FABRICATION PROCESS IS NOT ALLOWED.

# 2.4.8 EMI Finger (SFF and LFF)

The side EMI finger is defined in Figure 22. The top and bottom EMI fingers are commercial off the shelf components and are listed in the mechanical BOM in Table 7.



DIMENSION ARE IN MILLIMETER MATERIAL: 0.05mm BeQ:, C17200 DARDENED, BRIGHT TIN PLATING TOLERANCE UNLESS OTHERWISE SPECIFIED: ± 0.25mm, ±1.0° PARTS MUST COMPLY WITH RoHS DIRECTIVE 2020;95EC. FURTHERMORE, THE USE OF HEXAVALENT CHROMILMI NT HE FABRICATION PROCESS IS NOT ALLOWED. 1. 2. 3. 4.

# 2.5 Card Keep Out Zones

# 2.5.1 Small Card Form Factor Keep Out Zones





Figure 24: Small Form Factor Keep Out Zone – Top View – Detail A



DETAIL A SCALE 4 : 1



NOTES: 1. TOLERANCE UNLESS OTHERWISE SPECIFIED: ±0.13, ±1.0°

Figure 26: Small Form Factor Keep Out Zone – Side View



NOTES: 1. TOLERANCE UNLESS OTHERWISE SPECIFIED: ±0.13, ±1.0°

Figure 27: Small Form Factor Keep Out Zone – Side View – Detail D



# 2.5.2 Large Card Form Factor Keep Out Zones







NOTES: 1. TOLERANCE UNLESS OTHERWISE SPECIFIED:  $\pm 0.13$ ,  $\pm 1.0^{\circ}$ 

Figure 32: Large Form Factor Keep Out Zone – Side View – Detail D



# 2.6 Baseboard Keep Out Zones

Refer to the 3D CAD files for the baseboard keep out zones for both the Small and Large Card form factor designs. The 3D CAD files are available for download on the OCP NIC 3.0 Wiki: <u>http://www.opencompute.org/wiki/Server/Mezz</u>

# 2.7 Insulation Requirements

All OCP NIC 3.0 cards shall implement an insulator to prevent the bottom side card components from shorting out to the baseboard chassis. The recommended insulator thickness is 0.25mm and shall reside within the following mechanical envelope for the Small and Large size cards.



Figure 33: Small Card Bottom Side Insulator (3D View)



Figure 34: Small Card Bottom Side Insulator (Top and Side View)



## 2.7.2 Large Card Insulator



# 2.8 Critical-to-Function (CTF) Dimensions (SFF and LFF)

## 2.8.1 CTF Tolerances

The following CTF tolerances are used in this section and are the same for both the small form factor and large form factor cards.

# Table 8: CTF Default Tolerances (SFF and LFF OCP NIC 3.0)

| CTF DEFAULT TOLERANCES |                             |  |  |
|------------------------|-----------------------------|--|--|
| DIMENSION RANGE        | TOLERANCE                   |  |  |
|                        | TWO PLACE<br>DECIMALS: X.XX |  |  |
| LINEAR:                | ± 0.30                      |  |  |
| ANGULAR:               | ± 1.00 DEGREES              |  |  |
| HOLE DIAMETER:         | ± 0.13                      |  |  |

## 2.8.2 SFF Pull Tab CTF Dimensions

The following dimensions are considered critical-to-function (CTF) for each small form factor OCP NIC 3.0 card with a pull tab and thumbscrew. The CTF default tolerances are shown in Section 2.8.1.

Open Compute Project • OCP NIC 3.0 Rev 0.74



Figure 37: Small Form Factor OCP NIC 3.0 Card with Pull Tab CTF Dimensions (Top View)

Figure 38: Small Form Factor OCP NIC 3.0 Card with Pull Tab CTF Dimensions (Front View)





# Figure 39: Small Form Factor OCP NIC 3.0 Card with Pull Tab CTF Dimensions (Side View)

# 2.8.3 SFF OCP NIC 3.0 Card with Ejector Latch CTF Dimensions

The following dimensions are considered critical-to-function (CTF) for each small form factor OCP NIC 3.0 card with ejector latch. The CTF default tolerances are shown in Section 2.8.1.







Figure 41: Small Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Front View)





# 2.8.4 SFF OCP NIC 3.0 Baseboard CTF Dimensions

The following dimensions are considered critical-to-function (CTF) for each small form factor baseboard chassis. The CTF default tolerances are shown in Section 2.8.1.

Note: The SFF baseboard CTF dimensions are applicable to both the right angle and straddle mount connector configurations. The faceplate opening relative to the baseboard changes due to the connector vertical offset, but all CTF dimensions remain identical.





Figure 44: Small Form Factor Baseboard Chassis to Card Thumb Screw CTF Dimensions (Side View)



Figure 45: Small Form Factor Baseboard Chassis to Ejector lever Card CTF Dimensions (Side View)





Figure 47: Small Form Factor Baseboard Chassis CTF Dimensions (Rail Guide Detail) - Detail C





The right angle and straddle mount card guides are identical between the Small and Large form factor cards. The card guide model is included in the 3D CAD packages and may be downloaded from the OCP NIC 3.0 Wiki site: <a href="http://www.opencompute.org/wiki/Server/Mezz">http://www.opencompute.org/wiki/Server/Mezz</a>.

#### 2.8.5 LFF OCP NIC 3.0 Card CTF Dimensions

The following dimensions are considered critical-to-function (CTF) for each large form factor OCP NIC 3.0 card. The CTF default tolerances are shown in Section 2.8.1.

Figure 48: Large Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Top View)



Figure 49: Large Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Front View)





Figure 50: Large Form Factor OCP NIC 3.0 Card with Ejector CTF Dimensions (Side View)

# 2.8.6 LFF OCP NIC 3.0 Baseboard CTF Dimensions

The following dimensions are considered critical-to-function (CTF) for each large form factor baseboard chassis. The CTF default tolerances are shown in Section 2.8.1.

Note: The LFF baseboard CTF dimensions are applicable to both the right angle and straddle mount connector configurations. The faceplate opening relative to the baseboard changes due to the connector vertical offset, but all CTF dimensions remain identical.

## Figure 51: Large Form Factor Baseboard Chassis CTF Dimensions (Rear View)





Figure 52: Large Form Factor Baseboard Chassis CTF Dimensions (Side View)

Figure 53: Large Form Factor Baseboard Chassis CTF Dimensions (Rail Guide View)



SECTION B-B

Figure 54: Large Form Factor Baseboard Chassis CTF Dimensions (Rail Guide – Detail C)



DETAIL C

The right angle and straddle mount card guides are identical between the Small and Large form factor cards. The card guide models are included in the 3D CAD packages and may be downloaded from the OCP NIC 3.0 Wiki site: <u>http://www.opencompute.org/wiki/Server/Mezz</u>.

## 2.9 Labeling Requirements

OCP NIC 3.0 cards shall implement all (or a subset of) label items listed below as required by each customer. All labels shall be placed on the exposed face of the insulator and within their designated zones. All labels shall be placed within the insulator edge and insulator bend lines to prevent labels from peeling or interfering with the faceplate, chassis card guides and card gold finger edge.

The insulator shall be divided into three different zones:

- **Regulatory Zone** Used for all regulatory markings and filing numbers
- Customer Zone Used for manufacturer markings or any ODM specific labels
- **OCP NIC 3.0 Zone** Used for MAC addresses, part number labels and optionally the board serial number label if there are no manufacturer requirements to place it on the primary side

Notes:

- Some NIC vendor(s) may require serial number labels to be placed on the primary side of the PBA. This is permitted but it is up to the NIC vendor(s) to find the appropriate location(s) to affix the label. If a label is to be adhered to the PCB, then the label must be ESD safe as defined by ANSI/ESD S541-2008 (between 10<sup>4</sup> and 10<sup>11</sup> Ohms).
- Regulatory marks may be printed on the insulator or affixed via a label
- Each zone size shall be adjustable to accommodate each vendor's labeling requirements
- All labels shall be oriented and readable in the same direction. The readable direction should be with the line side I/O interfaces facing "up"
- Additional labels may be placed on the primary side or on the PCB itself. This is up to the NIC vendor(s) to find the appropriate location(s)





#### 2.9.1 General Guidelines for Label Contents

Each board shall have a unique label for identification. The label information shall be both in human readable and machine readable formats (linear or 2D data matrix). The labels may include:

- Serial number
- Part Number
- MAC Address
- Manufacturing Date
- Manufacturing Site Information

**Barcode Requirements** 

- Linear Barcodes
- Code 93, Code 128 Auto or Code 128 Subset B
- Minimum narrow bar width X ≥5mil (0.127mm)
- 2D data matrix
- Data matrix shall use ECC200 error correction
- Minimum cell size X ≥10mil (0.254mm)
- All linear barcode and data matrix labels shall meet the contrast and print growth requirements per ISO/IEC 16022
- All linear barcode and data matrix labels shall have a quality level C or higher per ISO/IER 15415
- All linear barcode and data matrix labels shall define a minimum Quiet Zone (QZ) to ensure the label is correctly registered by the scanner per ISO/IEC 15415
- Linear barcode labels shall use a QZ that is 10 times the width of the narrowest bar or 1/8<sup>th</sup> inch, whichever is greater.
- Data matrix labels shall have a Quiet Zone (QZ) that is at least one module (X dimension) around the perimeter of the data matrix.
- Multiple Serial Numbers, MAC address may exist in one 2D data matrix, each separated by a comma

Human Readable Font

- Arial or printer font equivalent
- Minimum 5 point font size. 3 point font is acceptable when using 600 DPI printers
- Text must be easily legible under normal lighting 6-to-8 inches away.

The label size and typeface may vary based on each vendor and/or customer's label content and requirements.

## 2.9.2 MAC Address Labeling Requirements

For an OCP NIC 3.0 card with *m* line side interfaces and *n* RBT management interfaces, the MAC address label shall list the MAC addresses in sequential order starting with line side port 1 and sequentially increment up to line side port *m*. This is followed by the management MAC addresses starting with the managed controller #0, MAC address to controller *n*. For cards that support multi-host configurations, the label shall associate each MAC address with a host number. The examples below show the MAC

addresses presented as a single column, for labels with many MAC addresses, the label may also be formatted in multiple columns for greater readability. The label shall use a comma in between each MAC address. cards with that also the associated with

2.9.2.1 MAC Address Label Example 1 – Single Host, Quad Port, Single Managed Controller For As an example, the label content of a quad port SFP OCP NIC 3.0 card with a single management MAC address, the label content shall be constructed to show the MAC addresses as follows show human readable data as shown in the Label Data column of Table 9. The constructed label is shown in Figure 56. For each human readable line, there is a MAC prefix "Px:" for a line side Port, or "MEx:" for a managed controller instance, followed by the MAC address. The port/controller association for each row is shown in the far right column.

| Label Data             | MAC Prefix  | MAC Address       | <b>Association</b> |
|------------------------|-------------|-------------------|--------------------|
| P1: AA.BB.CC.DD.EE.FO  | <u>P1:</u>  | AA.BB.CC.DD.EE.F0 | Port 1             |
| P2: AA.BB.CC.DD.EE.F1  | <u>P2:</u>  | AA.BB.CC.DD.EE.F1 | Port 2             |
| P3: AA.BB.CC.DD.EE.F2  | <u>P3:</u>  | AA.BB.CC.DD.EE.F2 | Port 3             |
| P4: AA.BB.CC.DD.EE.F3  | <u>P4:</u>  | AA.BB.CC.DD.EE.F3 | Port 4             |
| ME1: AA.BB.CC.DD.EE.F4 | <u>ME1:</u> | AA.BB.CC.DD.EE.F4 | Controller #0      |

Figure 56 shows the constructed label. When scanned, the 2D DataMatrix shall result in the string: <u>"AABBCCDDEEF0,AABBCCDDEEF1,AABBCCDDEEF2,AABBCCDDEEF3,AABBCCDDEEF4"</u>

Figure 56: MAC Address Label Example 1 – Single Host, Quad Port, Single Managed Controller



2.9.2.2 MAC Address Label Example 2 – Single Host, Octal Port, Dual Managed Controllers As a second example, the label content of an octal port (2xQSFP with "breakout" support) For an octal port-OCP NIC 3.0 card implemented as 2xQSFP with breakout capability (8 ports) and with two managed silicon instances is constructed per Table 10. The constructed label is shown in Figure 57. The MAC address label shall also list the four MAC addresses associated with QSFP lanes [1:4] for QSFP connectors that allow "breakout" modesas follows, the label content shall be constructed as follows. The Host-MAC address presentation may also be formatted horizontally for easier readability.

Table 10: MAC Address Label Example 2 – Single Host, Octal Port, Dual Managed Controller

| Label Data            | MAC Prefix | MAC Address       | <b>Association</b> |
|-----------------------|------------|-------------------|--------------------|
| P1: AA.BB.CC.DD.EE.FO | <u>P1:</u> | AA.BB.CC.DD.EE.F0 | QSFP1, Port 1      |
| P2: AA.BB.CC.DD.EE.F1 | <u>P2:</u> | AA.BB.CC.DD.EE.F1 | QSFP1, Port 2      |
| P3: AA.BB.CC.DD.EE.F2 | <u>P3:</u> | AA.BB.CC.DD.EE.F2 | QSFP1, Port 3      |

Rev 0.74

| P4: AA.BB.CC.DD.EE.F3  | <u>P4:</u>  | AA.BB.CC.DD.EE.F3 | QSFP1, Port 4 |
|------------------------|-------------|-------------------|---------------|
| P5: AA.BB.CC.DD.EE.F4  | <u>P5:</u>  | AA.BB.CC.DD.EE.F4 | QSFP2, Port 5 |
| P6: AA.BB.CC.DD.EE.F5  | <u>P6:</u>  | AA.BB.CC.DD.EE.F5 | QSFP2, Port 6 |
| P7: AA.BB.CC.DD.EE.F6  | <u>P7:</u>  | AA.BB.CC.DD.EE.F6 | QSFP2, Port 7 |
| P8: AA.BB.CC.DD.EE.F7  | <u>P:8</u>  | AA.BB.CC.DD.EE.F7 | QSFP2, Port 8 |
| ME1: AA.BB.CC.DD.EE.F8 | <u>ME1:</u> | AA.BB.CC.DD.EE.F8 | Controller #0 |
| ME2: AA.BB.CC.DD.EE.F9 | <u>ME2:</u> | AA.BB.CC.DD.EE.F9 | Controller #1 |

Figure 57 shows the constructed label. When scanned, the 2D DataMatrix shall result in the string: <u>"AABBCCDDEEF0,AABBCCDDEEF1,...,AABBCCDDEEF8,AABBCCDDEEF9"</u>

Figure 5757: MAC Address Label Example 2 – Single Host, Octal Port, Dual Managed Controller

| 1578278015317838 | P1: AA.BB.CC.DD.EE.F0  |
|------------------|------------------------|
| THAT AND A       | P2: AA.BB.CC.DD.EE.F1  |
| 陸松和設設之           | P3: AA.BB.CC.DD.EE.F2  |
| Example          | P4: AA.BB.CC.DD.EE.F3  |
|                  | P5: AA.BB.CC.DD.EE.F4  |
| PM // 32-655     | P6: AA.BB.CC.DD.EE.F5  |
|                  | P7: AA.BB.CC.DD.EE.F6  |
| 2172772 9T1276   | P8: AA.BB.CC.DD.EE.F7  |
|                  | ME1: AA.BB.CC.DD.EE.F8 |
|                  | ME2: AA.BB.CC.DD.EE.F9 |
|                  |                        |

2.9.2.3 MAC Address Label Example 3 – Dual Host, Quad Port, Dual Managed Controllers For multi-host implementations, each MAC address shall be prefixed with the host association "Hx" prior to the port number, where x represents the host number. An example of this is shown in Table 11 and Figure 58.

Table 11: MAC Address Label Example 3 – Dual Host, Quad Port, Dual Managed Controller

| Label Data             | Host       | MAC MAC Address |                   | Association   |
|------------------------|------------|-----------------|-------------------|---------------|
|                        |            | Prefix          |                   |               |
| P1: AA.BB.CC.DD.EE.FO  | <u>H1</u>  | <u>P1:</u>      | AA.BB.CC.DD.EE.FO | Port 1        |
| P2: AA.BB.CC.DD.EE.F1  | <u>H1</u>  | <u>P2:</u>      | AA.BB.CC.DD.EE.F1 | Port 2        |
| P3: AA.BB.CC.DD.EE.F2  | <u>H2</u>  | <u>P3:</u>      | AA.BB.CC.DD.EE.F2 | Port 3        |
| P4: AA.BB.CC.DD.EE.F3  | <u>H2</u>  | <u>P4:</u>      | AA.BB.CC.DD.EE.F3 | Port 4        |
| ME1: AA.BB.CC.DD.EE.F4 | <u>n/a</u> | <u>ME1:</u>     | AA.BB.CC.DD.EE.F4 | Controller #0 |
| ME2: AA.BB.CC.DD.EE.F5 | <u>n/a</u> | <u>ME2:</u>     | AA.BB.CC.DD.EE.F5 | Controller #0 |

Figure 58: MAC Address Label Example 3 – Dual Host, Quad Port, Single Managed Controller



# 2.10 Mechanical CAD Package Examples

Typical OCP NIC 3.0 implementation examples are included in the 3D CAD package. The purpose of these examples is to demonstrate the implementation feasibility. Additional use cases beyond the implementation examples are possible as long they adhere to the OCP NIC 3.0 specification.

**Note:** For brevity, references to QSFP+, and QSFP28 shall be referred to as QSFP in this document. Similarly, references to SFP+, and SFP28 shall be referred to as SFP.

The 3D CAD files may be obtained from the OCP NIC 3.0 Wiki: <u>http://www.opencompute.org/wiki/Server/Mezz</u>

| Table 12. We implementation examples and 50 CAD |  |  |  |
|-------------------------------------------------|--|--|--|
| 3D CAD File name                                |  |  |  |
| 01_nic_v3_sff2q_1tab_asm.stp                    |  |  |  |
| 01_nic_v3_sff2q_latch_asm.stp                   |  |  |  |
| N/A                                             |  |  |  |
| 01_nic_v3_sff4s_1tab_asm.stp                    |  |  |  |
| 01_nic_v3_sff4s_latch_asm.stp                   |  |  |  |
| 01_nic_v3_sff4r_1tab_asm.stp                    |  |  |  |
| 01_nic_v3_sff4r_latch_asm.stp                   |  |  |  |
| 01_nic_v3_lff2q_asm.stp                         |  |  |  |
| N/A                                             |  |  |  |
| 01_nic_v3_lff4s_asm.stp                         |  |  |  |
| 01_nic_v3_lff4r_asm.stp                         |  |  |  |
|                                                 |  |  |  |

Table 12: NIC Implementation Examples and 3D CAD

# 3 Electrical Interface Definition – Card Edge and Baseboard

### 3.1 Card Edge Gold Finger Requirements

The OCP NIC 3.0 cards are compliant to the SFF-TA-1002 specification with respect to the gold fingers and connectors.

Small Size cards fit in the Primary Connector. Primary Connector compliant cards are 76mm x 115mm and may implement the full 168-pins. The Primary Connector cards may optionally implement a subset of gold finger pins if there is a reduced PCIe width requirement (such as 1 x8 and below). In this case, the card edge gold finger may implement a 2C design. The overall board thickness is 1.57mm. The gold finger dimensions for the Primary Connector compliant cards are shown below.

Large Size Cards support up to a x32 PCIe implementation and may use both the Primary and Secondary (4C) Connectors. Large Size Cards may implement a reduced PCIe lane count and optionally implement only the Primary Connector 4C+, or 2C OCP bay.

Note: The "B" pins on the connector are associated with the top side of the OCP NIC 3.0 card. The "A" pins on the connector are associated with the bottom side of the OCP NIC 3.0 card. The A and B side pins are physically on top of each other with zero x-axis offset.



(PRIMARY)

(63.475)

OCP AL-





-A70 (PRIMARY)

(SECONDARY)

# 3.1.1 Gold Finger Mating Sequence

A 70 (SECONDARY)

(51.28)

Ġ

Per the SFF-TA-1002 specification, the Primary and Secondary Connectors are protocol agnostic and are optimized for high speed differential pairs. For use in the OCP NIC 3.0 application, some pin locations are used for single ended control nets or power and would benefit from a shorter pin length for staggering. As such, the recommended OCP NIC 3.0 card gold finger staging is shown in Table 13 for a two stage, first-mate, last-break functionality. The host connectors have a single stage mating and do not implement different pin lengths.

The AIC Plug (Free) side refers to the OCP NIC 3.0 card gold fingers; the receptacle (Fixed) side refers to the physical connector on the host platform. This table is based on the SFF-TA-1002 Table A-1 with modifications for OCP NIC 3.0. Refer to the mechanical drawings for pin the first-mate and second-mate lengths.

Note: Pin names in Table 13 are used for first mate/second mate reference only. Full pin definitions are described in Sections 3.3 and 3.4.

| Side B  |                      |                      |            | Sie    | de A                      |                      |                      |         |
|---------|----------------------|----------------------|------------|--------|---------------------------|----------------------|----------------------|---------|
|         | Gold Finger Si       | de (Free)            | Receptacle |        | Gold Finger Side (Free) F |                      | Receptacle           |         |
|         | 2 <sup>nd</sup> Mate | 1 <sup>st</sup> Mate | (Fixed)    |        |                           | 2 <sup>nd</sup> Mate | 1 <sup>st</sup> Mate | (Fixed) |
| OCP B1  | NIC_PWR_GOOD         |                      |            | OCP A1 |                           | PERST2#              |                      |         |
| OCP B2  | MAIN_PWR_EN          |                      |            | OCP A2 |                           | PERST3#              |                      |         |
| OCP B3  | LD#                  |                      |            | OCP A3 |                           | WAKE#                |                      |         |
| OCP B4  | DATA_IN              |                      |            | OCP A4 |                           | RBT_ARB_IN           |                      |         |
| OCP B5  | DATA_OUT             |                      |            | OCP A5 |                           | RBT_ARB_OUT          |                      |         |
| OCP B6  | CLK                  |                      |            | OCP A6 |                           | GNDSLOT_ID1          |                      |         |
| OCP B7  | SLOT_ID0             |                      |            | OCP A7 |                           | RBT_TX_EN            |                      |         |
| OCP B8  | RBT_RXD1             |                      |            | OCP A8 |                           | RBT_TXD1             |                      |         |
| OCP B9  | RBT_RXD0             |                      |            | OCP A9 |                           | RBT_TXD0             |                      |         |
| OCP B10 | GND                  |                      | _          | OCP A1 | 0                         | GND                  |                      |         |
| OCP B11 | REFCLKn2             |                      |            | OCP A1 | 1                         | REFCLKn3             |                      |         |
| OCP B12 | REFCLKp2             |                      |            | OCP A1 | 2                         | REFCLKp3             |                      |         |
| OCP B13 | GND                  |                      |            | OCP A1 | 3                         | GND                  |                      |         |

http://opencompute.org

Open Compute Project • OCP NIC 3.0

| <br>Rev 0.74 |
|--------------|
|              |

| OCP B14    | RBT_CRS_DV            | OCP A14               | RBT_CLK_IN      |  |
|------------|-----------------------|-----------------------|-----------------|--|
|            |                       | Mechanical Key        |                 |  |
| B1         | +12V_EDGE             | A1                    | GND             |  |
| B2         | +12V_EDGE             | A2                    | GND             |  |
| B3         | +12V_EDGE             | A3                    | GND             |  |
| B4         | +12V_EDGE             | A4                    | GND             |  |
| B5         | +12V_EDGE             | A5                    | GND             |  |
| B6         | +12V_EDGE             | A6                    | GND             |  |
| B7         | BIFO#                 | A7                    | SMCLK           |  |
| B8<br>B9   | BIF1#<br>BIF2#        | A8<br>A9              | SMDAT<br>SMRST# |  |
| B9<br>B10  |                       | A9<br>A10             | PRSNTA#         |  |
| B10<br>B11 | PERSTO#<br>+3.3V_EDGE | A10<br>A11            | PERST1#         |  |
| B11<br>B12 | AUX_PWR_EN            | A11<br>A12            | PRSNTB2#        |  |
| B13        | GND                   | A13                   | GND             |  |
| B14        | REFCLKn0              | A14                   | REFCLKn1        |  |
| B15        | REFCLKp0              | A15                   | REFCLKp1        |  |
| B16        | GND                   | A16                   | GND             |  |
| B17        | PETnO                 | A17                   | PERn0           |  |
| B18        | РЕТрО                 | A18                   | PERp0           |  |
| B19        | GND                   | A19                   | GND             |  |
| B20        | PETn1                 | A20                   | PERn1           |  |
| B21        | PETp1                 | A21                   | PERp1           |  |
| B22        | GND                   | A22                   | GND             |  |
| B23        | PETn2                 | A23                   | PERn2           |  |
| B24        | PETp2                 | A24                   | PERp2           |  |
| B25        | GND                   | A25                   | GND             |  |
| B26        | PETn3                 | A26                   | PERn3           |  |
| B27<br>B28 | PETp3<br>GND          | A27                   | PERp3<br>GND    |  |
| B28        | GND                   | A28<br>Mechanical Key | GND             |  |
| B29        | GND                   | A29                   | GND             |  |
| B29<br>B30 | PETn4                 | A30                   | PERn4           |  |
| B30<br>B31 | PETp4                 | A31                   | PERp4           |  |
| B32        | GND                   | A32                   | GND             |  |
| B33        | PETn5                 | A33                   | PERn5           |  |
| B34        | PETp5                 | A34                   | PERp5           |  |
| B35        | GND                   | A35                   | GND             |  |
| B36        | PETn6                 | A36                   | PERn6           |  |
| B37        | РЕТрб                 | A37                   | PERp6           |  |
| B38        | GND                   | A38                   | GND             |  |
| B39        | PETn7                 | A39                   | PERn7           |  |
| B40        | РЕТр7                 | A40                   | PERp7           |  |
| B41        | GND                   | A41                   | GND             |  |
| B42        | PRSNTB0#              | A42                   | PRSNTB1#        |  |
| 0.42       | CND                   | Mechanical Key        | CND             |  |
| B43<br>B44 | GND<br>PETn8          | A43<br>A44            | GND<br>PERn8    |  |
| B44<br>B45 | PETR8<br>PETp8        | A44<br>A45            | PERp8           |  |
| B45<br>B46 | GND                   | A45                   | GND             |  |
| B40<br>B47 | PETn9                 | A40<br>A47            | PERn9           |  |
| B48        | PETp9                 | A48                   | PERp9           |  |
| B49        | GND                   | A49                   | GND             |  |
| B50        | PETn10                | A50                   | PERn10          |  |
| B51        | PETp10                | A51                   | PERp10          |  |
| B52        | GND                   | A52                   | GND             |  |
| B53        | PETn11                | A53                   | PERn11          |  |
| B54        | PETp11                | A54                   | PERp11          |  |
| B55        | GND                   | A55                   | GND             |  |
| B56        | PETn12                | A56                   | PERn12          |  |
| B57        | PETp12                | A57                   | PERp12          |  |
| B58        | GND                   | A58                   | GND             |  |
| B59        | PETn13                | A59                   | PERn13          |  |
| B60        | PETp13                | A60                   | PERp13          |  |
| B61        | GND                   | A61                   | GND<br>PERn14   |  |
| B62<br>B63 | PETn14<br>PETp14      | A62<br>A63            | PERp14          |  |
| B63<br>B64 | GND                   | A63                   | GND             |  |
| B65        | PETn15                | A65                   | PERn15          |  |
| B65        | PETp15                | A66                   | PERp15          |  |
| B67        | GND                   | A67                   | GND             |  |
|            |                       | ,,,,,,                |                 |  |



#### 3.2 Baseboard Connector Requirements

The OCP NIC 3.0 connectors are compliant to the "4C+" and "4C" connectors as defined in the SFF-TA-1002 specification for a right angle or straddle mount form-factor. The Primary Connector is a 4C+ implementation with 168-pins. The Secondary Connector is a 4C implementation with 140-pins. Both the Primary and Secondary Connectors includes support for up to 32 differential pairs to support a x16 PCIe connection. Each connector also provides 6 pins of +12V\_EDGE, and 1 pin of +3.3V\_EDGE for power. This implementation is common between both the Primary and Secondary Connectors. In addition, the 4C+ implementation of the Primary Connector has a 28-pin OCP Bay used for management and support for up to a 4 x2 and 4 x4 multi-host configuration on the Primary Connector. The Primary and Secondary Connector drawings are shown below.

All diagram units are in mm unless otherwise noted.

#### 3.2.1 Right Angle Connector

The following offset and height options are available for the right angle Primary and Secondary Connectors.

Table 14: Right Angle Connector Options

| Name                     | Pins     | Style and Baseboard Thickness | Offset (mm) |
|--------------------------|----------|-------------------------------|-------------|
| Primary Connector – 4C+  | 168 pins | Right Angle                   | 4.05mm      |
| Secondary Connector – 4C | 140 pins | Right Angle                   | 4.05mm      |

Figure 62: 168-pin Base Board Primary Connector - Right Angle





# 3.2.2 Right Angle Offset

The OCP NIC 3.0 right angle connectors have a 4.05mm offset from the baseboard (pending SI simulation results). This is shown in Figure 64.



# Figure 64: OCP NIC 3.0 Card and Host Offset for Right Angle Connectors

## 3.2.3 Straddle Mount Connector

The following offset and height options are available for the straddle mount Primary and Secondary Connectors.

| Table 15: St | traddle | Mount Con | nector ( | Options |
|--------------|---------|-----------|----------|---------|
|--------------|---------|-----------|----------|---------|

| Name                     | Pins     | Style and Baseboard Thickness | Offset (mm)    |
|--------------------------|----------|-------------------------------|----------------|
| Primary Connector – 4C+  | 168 pins | Straddle Mount for 0.062"     | Coplanar (0mm) |
| Primary Connector – 4C+  | 168 pins | Straddle Mount for 0.076"     | -0.3mm         |
| Primary Connector – 4C+  | 168 pins | Straddle Mount for 0.093"     | Coplanar (0mm) |
| Secondary Connector – 4C | 140 pins | Straddle Mount for 0.062"     | Coplanar (0mm) |
| Secondary Connector – 4C | 140 pins | Straddle Mount for 0.076"     | -0.3mm         |



#### 3.2.4 Straddle Mount Offset and PCB Thickness Options

The OCP NIC 3.0 straddle mount connectors have three baseboard PCB thicknesses they can accept. The available options are shown in Figure 67. The thicknesses are 0.062", 0.076", and 0.093". These PCBs must be controlled to a thickness of  $\pm$ 10%. These are available for both the Primary and Secondary Connector locations. At the time of this writing, the most commonly used part is expected to be the 0.076" baseboard thickness.

Figure 67: OCP NIC 3.0 Card and Baseboard PCB Thickness Options for Straddle Mount Connectors



The connectors are capable of being used coplanar as shown in Figure 68. Additionally, the connectors are also capable of having a 0.3mm offset from the centerline of the host board as shown in Figure 69.







# 3.2.5 Large Card Connector Locations

In order to the support the large form factor, systems must locate the Primary and Secondary Connectors per the mechanical drawing shown in Figure 70 and Figure 71.



Figure 71: Primary and Secondary Connector Locations for Large Card Support with Straddle Mount



# 3.3 Pin definition

The pin definitions of an OCP NIC 3.0 card with up to a x32 PCIe interface are shown in Table 16 and Table 17. All signal directions are shown from the perspective of the baseboard.

A baseboard system may provide a combination of Primary Connectors only, or Primary and Secondary Connectors to support multiple sizes of OCP NIC 3.0 cards. Both connectors share common functionality with power, SMBus 2.0, x16 PCIe and bifurcation control. The Primary Connector 4C+ definition has an additional OCP Bay (pins OCP\_A[1:14], OCP\_B[1:14]) with additional REFCLKs for supporting up to four PCIe hosts, NC-SI over RBT connectivity and a Scan Chain for information exchange between the host and card. The NIC is required to implement the Scan Chain, while the baseboard may choose to

optionally implement it. Depending on the baseboard form-factor, multiple OCP NIC 3.0 compliant cards may be designed into the system.

The pins common to the Primary and Secondary Connectors are shown in Section 3.4. The OCP Bay pins on the Primary Connector only are explicitly called out with the prefix "OCP\_" in pin location column.

Cards or systems that do not require the use of a PCIe x16 connection may optionally implement a subset electrical connections as applicable to the design. For example, a x8 (or smaller) card using the first 8 PCIe lanes that is compliant with the Primary Connector pinout. Refer to Sections 3.1 and 3.2 for mechanical details. For these cases, the Primary Connector matches the 2C dimensions as defined in SFF-TA-1002.

In all cases, the physical baseboard connectors shall support x16 PCIe widths and must be implemented with the Primary (4C+) and Secondary (4C) connectors.

|         | Side B       | Side A      |         |                                                                     |                                                                    |
|---------|--------------|-------------|---------|---------------------------------------------------------------------|--------------------------------------------------------------------|
| OCP_B1  | NIC_PWR_GOOD | PERST2#     | OCP_A1  | Р                                                                   | Р                                                                  |
| OCP_B2  | MAIN_PWR_EN  | PERST3#     | OCP_A2  | rim                                                                 | ri n                                                               |
| OCP_B3  | LD#          | WAKE#       | OCP_A3  | ary                                                                 | any                                                                |
| OCP_B4  | DATA_IN      | RBT_ARB_IN  | OCP_A4  | õ                                                                   | õ                                                                  |
| OCP_B5  | DATA_OUT     | RBT_ARB_OUT | OCP_A5  | nn                                                                  | Ĩ,                                                                 |
| OCP_B6  | CLK          | GNDSLOT ID1 | OCP_A6  | ect                                                                 | ect                                                                |
| OCP_B7  | SLOT_ID0     | RBT_TX_EN   | OCP_A7  | or (                                                                | or (                                                               |
| OCP_B8  | RBT_RXD1     | RBT_TXD1    | OCP_A8  | 4<br>Ç                                                              | 2Ç-                                                                |
| OCP_B9  | RBT_RXD0     | RBT_TXD0    | OCP_A9  | ,†<br>×                                                             | ,+<br>×                                                            |
| OCP_B10 | GND          | GND         | OCP_A10 | 16,                                                                 | ,8                                                                 |
| OCP_B11 | REFCLKn2     | REFCLKn3    | OCP_A11 | 16                                                                  | 12                                                                 |
| OCP_B12 | REFCLKp2     | REFCLKp3    | OCP_A12 | 8-b                                                                 | 헐                                                                  |
| OCP_B13 | GND          | GND         | OCP_A13 | ii o                                                                | ō                                                                  |
| OCP_B14 | RBT_CRS_DV   | RBT_CLK_IN  | OCP_A14 | Ğ                                                                   | - Q                                                                |
|         | Mechar       | nical Key   |         | Primary Connector (4C+, x16, 168-pin OCP NIC 3.0 card with OCP Bay) | Primary Connector (2C+, x8, 112-pin OCP NIC 3.0 card with OCP bay) |
| B1      | +12V_EDGE    | GND         | A1      | C 3                                                                 | <br>                                                               |
| B2      | +12V_EDGE    | GND         | A2      | .0                                                                  | 20                                                                 |
| B3      | +12V_EDGE    | GND         | A3      | aro                                                                 | ā                                                                  |
| B4      | +12V_EDGE    | GND         | A4      | ξ                                                                   | ¥ it                                                               |
| B5      | +12V_EDGE    | GND         | A5      | Ē                                                                   | 5                                                                  |
| B6      | +12V_EDGE    | GND         | A6      | C                                                                   | Ğ                                                                  |
| B7      | BIFO#        | SMCLK       | A7      | РВ                                                                  | ba                                                                 |
| B8      | BIF1#        | SMDAT       | A8      | ay)                                                                 | 5                                                                  |
| B9      | BIF2#        | SMRST#      | A9      |                                                                     |                                                                    |
| B10     | PERSTO#      | PRSNTA#     | A10     |                                                                     |                                                                    |
| B11     | +3.3V_EDGE   | PERST1#     | A11     |                                                                     |                                                                    |
| B12     | AUX_PWR_EN   | PRSNTB2#    | A12     |                                                                     |                                                                    |
| B13     | GND          | GND         | A13     |                                                                     |                                                                    |
| B14     | REFCLKn0     | REFCLKn1    | A14     |                                                                     |                                                                    |
| B15     | REFCLKp0     | REFCLKp1    | A15     |                                                                     |                                                                    |
| B16     | GND          | GND         | A16     |                                                                     |                                                                    |
| B17     | PETnO        | PERn0       | A17     |                                                                     |                                                                    |
| B18     | РЕТрО        | PERp0       | A18     |                                                                     |                                                                    |
| B19     | GND          | GND         | A19     |                                                                     |                                                                    |
| B20     | PETn1        | PERn1       | A20     |                                                                     |                                                                    |
| B21     | PETp1        | PERp1       | A21     |                                                                     |                                                                    |

# Table 16: Primary Connector Pin Definition (x16) (4C+)

http://opencompute.org

| B22 | GND             | GND                                 | A22  |  |
|-----|-----------------|-------------------------------------|------|--|
| B23 | PETn2           | PERn2                               | A23  |  |
| B24 | PETp2           | PERp2                               | A24  |  |
| B25 | GND             | GND                                 | A25  |  |
| B26 | PETn3           | PERn3                               | A26  |  |
| B27 | PETp3           | PERp3                               | A27  |  |
| B28 | GND             | GND                                 | A28  |  |
| 520 |                 | nical Key                           | 1120 |  |
| B29 | GND             | GND                                 | A29  |  |
| B30 | PETn4           | PERn4                               | A30  |  |
| B31 | PETp4           | PERp4                               | A31  |  |
| B32 | GND             | GND                                 | A32  |  |
| B33 | PETn5           | PERn5                               | A33  |  |
| B34 | PETp5           | PERp5                               | A34  |  |
| B35 | GND             | GND                                 | A35  |  |
| B36 | PETn6           | PERn6                               | A36  |  |
| B37 | PETp6           | PERp6                               | A37  |  |
| B38 | GND             | GND                                 | A38  |  |
| B39 | PETn7           | PERn7                               | A39  |  |
| B40 | PETp7           | PERp7                               | A40  |  |
| B41 | GND             | GND                                 | A41  |  |
| B42 | PRSNTB0#        | PRSNTB1#                            | A42  |  |
|     | Mechai          | nical Key                           |      |  |
| B43 | GND             | GND                                 | A43  |  |
| B44 | PETn8           | PERn8                               | A44  |  |
| B45 | PETp8           | PERp8                               | A45  |  |
| B46 | GND             | GND                                 | A46  |  |
| B47 | PETn9           | PERn9                               | A47  |  |
| B48 | PETp9           | PERp9                               | A48  |  |
| B49 | GND             | GND                                 | A49  |  |
| B50 | PETn10          | PERn10                              | A50  |  |
| B51 | PETp10          | PERp10                              | A51  |  |
| B52 | GND             | GND                                 | A52  |  |
| B53 | PETn11          | PERn11                              | A53  |  |
| B54 | PETp11          | PERp11                              | A54  |  |
| B55 | GND             | GND                                 | A55  |  |
| B56 | PETn12          | PERn12                              | A56  |  |
| B57 | PETp12          | PERp12                              | A57  |  |
| B58 | GND             | GND                                 | A58  |  |
| B59 | PETn13          | PERn13                              | A59  |  |
| B60 | PETp13          | PERp13                              | A60  |  |
| B61 | GND             | GND                                 | A61  |  |
| B62 | PETn14          | PERn14                              | A62  |  |
| B63 | PETp14          | PERp14                              | A63  |  |
| B64 | GND             | GND                                 | A64  |  |
| B65 | PETn15          | PERn15                              | A65  |  |
| B66 | PETp15          | PERp15                              | A66  |  |
| B67 | GND             | GND                                 | A67  |  |
| B68 | UART_RX PWRBRK# | RFU2, N/CUSB_DATp                   | A68  |  |
| B69 | UART_TX         | <del>RFU3, N/C<u>USB_DATn</u></del> | A69  |  |
| B70 | PRSNTB3#        | PWRBRK#UART_RX                      | A70  |  |

Table 17: Secondary Connector Pin Definition (x16) (4C) Side A Side B GND B1 A1 Secondary Connector (4C, x16, 140-pin OCP NIC 3.0 card) B2 GND A2 B3 GND A3 Β4 +12V\_EDGE GND A4 B5 GND A5 B6 GND A6 B7 BIF0# A7 SMCLK BIF1# SMDAT B8 A8 B9 BIF2# SMRST# A9 B10 PRSNTA# A10 PERSTO# B11 A11 AUX\_PWR\_EN PRSNTB2# B12 A12 B13 GND GND A13 REFCLKn0 A14 B14 REFCLKn1 B15 **REFCLKp0** REFCLKp1 A15 B16 GND GND A16 B17 PETn0 PERn0 A17 B18 PETp0 PERp0 A18 B19 GND GND A19 B20 PETn1 PERn1 A20 B21 A21 PETp1 PERp1 B22 GND GND A22 B23 PETn2 PERn2 A23 B24 PETp2 PERp2 A24 B25 GND GND A25 B26 PETn3 PERn3 A26 B27 PETp3 PERp3 A27 GND B28 GND A28 Mechanical Key B29 GND GND A29 B30 PERn4 A30 PETn4 B31 PETp4 PERp4 A31 B32 GND GND A32 B33 PETn5 PERn5 A33 B34 PETp5 PERp5 A34 B35 GND GND A35 B36 PETn6 PERn6 A36 B37 PETp6 PERp6 A37 B38 GND GND A38 B39 PERn7 A39 PETn7 B40 PETp7 PERp7 A40 B41 GND GND A41 B42 PRSNTB0# PRSNTB1# A42 Mechanical Key GND GND B43 A43 B44 PETn8 PERn8 A44 B45 PETp8 PERp8 A45 B46 GND GND A46 B47 PETn9 PERn9 A47 B48 PETp9 PERp9 A48 B49 GND GND A49 B50 PETn10 PERn10 A50 B51 PETp10 PERp10 A51 B52 GND GND A52

| B53 | PETn11         | PERn11            | A53 |  |
|-----|----------------|-------------------|-----|--|
| B54 | PETp11         | PERp11            | A54 |  |
| B55 | GND            | GND               | A55 |  |
| B56 | PETn12         | PERn12            | A56 |  |
| B57 | PETp12         | PERp12            | A57 |  |
| B58 | GND            | GND               | A58 |  |
| B59 | PETn13         | PERn13            | A59 |  |
| B60 | PETp13         | PERp13            | A60 |  |
| B61 | GND            | GND               | A61 |  |
| B62 | PETn14         | PERn14            | A62 |  |
| B63 | PETp14         | PERp14            | A63 |  |
| B64 | GND            | GND               | A64 |  |
| B65 | PETn15         | PERn15            | A65 |  |
| B66 | PETp15         | PERp15            | A66 |  |
| B67 | GND            | GND               | A67 |  |
| B68 | UART_RXPWRBRK# | USB_DATpRFU2, N/C | A68 |  |
| B69 | UART_TX        | USB_DATnRFU3, N/C | A69 |  |
| B70 | PRSNTB3#       | PWRBRK#UART_RX    | A70 |  |

# 3.4 Signal Descriptions

The pins shown in this section are for both the Primary and Secondary Connectors. Pins that exist only for the Primary Connector OCP Bay are explicitly called out in the pin location column with the prefix "OCP\_xxx". All pin directions are from the perspective of the baseboard.

Note: The OCP NIC 3.0 card shall implement protection methods to prevent leakage or low impedance paths between the  $V_{AUX}$  and  $V_{MAIN}$  power domains in the event that a powered-down NIC is physically present in a powered-up baseboard. This specification provides example isolation implementations in the signal description text and appropriate figures. OCP NIC 3.0 implementers may choose to do a different implementation as long as the isolation requirements are met and the same result is achieved.

# 3.4.1 PCIe Interface Pins

This section provides the pin assignments for the PCIe interface signals. The AC/DC specifications are defined in the PCIe CEM Specification, Rev 4.0. Example connection diagrams for are shown in Figure 87 and Figure 88.

| Signal Name          | Pin #              | Baseboard | Signal Description                                                                                      |
|----------------------|--------------------|-----------|---------------------------------------------------------------------------------------------------------|
|                      |                    | Direction |                                                                                                         |
| REFCLKn0             | B14                | Output    | PCIe compliant differential reference clock #0, #1, #2                                                  |
| REFCLKp0             | B15                |           | and #3. 100MHz reference clocks are used for the                                                        |
| REFCLKn1             | A14                | Output    | OCP NIC 3.0 card PCIe core logic.                                                                       |
| REFCLKp1             | A15                |           |                                                                                                         |
| REFCLKn2<br>REFCLKp2 | OCP_B11<br>OCP_B12 | Output    | REFCLKO is always available to all OCP NIC 3.0 cards.<br>The card should not assume REFCLK1, REFCLK2 or |

# Table 18: Pin Descriptions – PCle

| REFCLKn3 | OCP_A11 | Output | REFCLK3 are available until the bifurcation                                 |
|----------|---------|--------|-----------------------------------------------------------------------------|
| REFCLKp3 | OCP_A12 | -      | negotiation process is complete.                                            |
|          |         |        | For baseboards, the REFCLK0, REFCLK1, REFCLK2 and                           |
|          |         |        | REFCLK3 signals shall be available at the connector                         |
|          |         |        | for supported designs. Separate REFCLKO and                                 |
|          |         |        | REFCLK1 instances are available for the Primary and                         |
|          |         |        | Secondary connectors. REFCLK2 and REFCLK3 are only                          |
|          |         |        | available on the Primary connector in the OCP Bay.                          |
|          |         |        | • REFCLKO is required for all designs.                                      |
|          |         |        | <ul> <li>REFCLK1, REFCLK2 and REFCLK3 are required</li> </ul>               |
|          |         |        | for designs that support 2 xn, 4 xn, 8 xn                                   |
|          |         |        | bifurcation implementations.                                                |
|          |         |        | Baseboards that implement REFCLK1, REFCLK2 and                              |
|          |         |        | REFCLK3, should disable the appropriate REFCLKs not                         |
|          |         |        | used by the OCP NIC 3.0 card.                                               |
|          |         |        | The baseboard shall not advertise the corresponding                         |
|          |         |        | bifurcation modes if REFCLK1, REFCLK2 or REFCLK3                            |
|          |         |        | are not implemented.                                                        |
|          |         |        | For OCP NIC 3.0 cards, the required REFCLKs shall be                        |
|          |         |        | connected per the endpoint datasheet. Unused                                |
|          |         |        | REFCLKs on the OCP NIC 3.0 card shall be left as a no                       |
|          |         |        | connect.                                                                    |
|          |         |        | <b>Note:</b> For cards that only support 1 x16, REFCLK0 is                  |
|          |         |        | used. For cards that support 2 x8, REFCLKO is used for                      |
|          |         |        | the first eight PCIe lanes, and REFCLK1 is used for the                     |
|          |         |        | second eight PCIe lanes. REFCLK2 and REFCLK3 are                            |
|          |         |        | only used for cards that only support a four link PCIe<br>bifurcation mode. |
|          |         |        | biurcation mode.                                                            |
|          |         |        | Refer to Section 2.1 in the PCIe CEM Specification,                         |
|          |         |        | Rev 4.0 for electrical details.                                             |
| PETn0    | B17     | Output | Transmitter differential pairs [0:15]. These pins are                       |
| PETpO    | B18     |        | connected from the baseboard transmitter                                    |
| PETn1    | B20     | Output | differential pairs to the receiver differential pairs on                    |
| PETp1    | B21     | •      | the OCP NIC 3.0 card.                                                       |
| PETn2    | B23     | Output |                                                                             |
| PETp2    | B24     |        | The PCIe transmit pins shall be AC coupled on the                           |
| PETn3    | B26     | Output | baseboard with capacitors. The AC coupling capacitor                        |
| PETp3    | B27     |        | value shall use the $C_{TX}$ parameter value specified in                   |
| PETn4    | B30     | Output | the PCIe Base Specification.                                                |

|                  | D24        |          |                                                          |
|------------------|------------|----------|----------------------------------------------------------|
| PETp4            | B31        | <u> </u> |                                                          |
| PETn5            | B33        | Output   | For baseboards, the PET[0:15] signals are required at    |
| PETp5            | B34        | <u> </u> | the connector.                                           |
| PETn6            | B36        | Output   |                                                          |
| PETp6            | B37        |          | For OCP NIC 3.0 cards, the required PET[0:15] signals    |
| PETn7            | B39        | Output   | shall be connected to the endpoint silicon. For silicon  |
| PETp7            | B40        |          | that uses less than a x16 connection, the appropriate    |
| PETn8            | B44        | Output   | PET[0:15] signals shall be connected per the endpoint    |
| PETp8            | B45        |          | datasheet.                                               |
| PETn9            | B47        | Output   |                                                          |
| РЕТр9            | B48        |          | Refer to Section 6.1 in the PCIe CEM Specification,      |
| PETn10           | B50        | Output   | Rev 4.0 for details.                                     |
| PETp10           | B51        |          |                                                          |
| PETn11           | B53        | Output   |                                                          |
| PETp11           | B54        |          |                                                          |
| PETn12           | B56        | Output   |                                                          |
| PETp12           | B57        |          |                                                          |
| PETn13           | B59        | Output   |                                                          |
| PETp13           | B60        |          |                                                          |
| PETn14           | B62        | Output   | _                                                        |
| PETp14           | B63        |          |                                                          |
| PETn15           | B65        | Output   | _                                                        |
| PETp15           | B66        |          |                                                          |
| PERnO            | A17        | Input    | Receiver differential pairs [0:15]. These pins are       |
| PERp0            | A18        |          | connected from the OCP NIC 3.0 card transmitter          |
| PERn1            | A20        | Input    | differential pairs to the receiver differential pairs on |
| PERp1            | A21        |          | the baseboard.                                           |
| PERn2            | A23        | Input    | -                                                        |
| PERp2            | A24        |          | The PCIe receive pins shall be AC coupled on the OCP     |
| PERn3            | A26        | Input    | NIC 3.0 card with capacitors. The AC coupling            |
| PERp3            | A27        |          | capacitor value shall use the $C_{TX}$ parameter value   |
| PERn4            | A30        | Input    | specified in the PCIe Base Specification.                |
| PERp4            | A31        | pat      |                                                          |
| PERn5            | A33        | Input    | For baseboards, the PER[0:15] signals are required at    |
| PERp5            | A34        |          | the connector.                                           |
| PERn6            | A36        | Input    | -                                                        |
| PERp6            | A30<br>A37 | por      | For OCP NIC 3.0 cards, the required PER[0:15] signals    |
| PERn7            | A39        | Input    | shall be connected to the endpoint silicon. For silicon  |
| PERp7            | A35<br>A40 | por      | that uses less than a x16 connection, the appropriate    |
| PERn8            | A40        | Input    | PER[0:15] signals shall be connected per the endpoint    |
| PERp8            | A44<br>A45 | input    | datasheet.                                               |
| PERn9            | A43<br>A47 | Input    | -                                                        |
| PERp9            | A47<br>A48 | input    | Refer to Section 6.1 in the PCIe CEM Specification,      |
| PERp9<br>PERn10  | A48<br>A50 | Input    | Rev 4.0 for details.                                     |
|                  | A50<br>A51 | input    |                                                          |
| PERp10<br>PERn11 | A51<br>A53 | Innut    | -                                                        |
|                  | A53<br>A54 | Input    |                                                          |
| PERp11           | A34        |          |                                                          |

| DED 40  | 150    |        |                                                            |
|---------|--------|--------|------------------------------------------------------------|
| PERn12  | A56    | Input  |                                                            |
| PERp12  | A57    |        |                                                            |
| PERn13  | A59    | Input  |                                                            |
| PERp13  | A60    |        | -                                                          |
| PERn14  | A62    | Input  |                                                            |
| PERp14  | A63    |        |                                                            |
| PERn15  | A65    | Input  |                                                            |
| PERp15  | A66    |        |                                                            |
| PERSTO# | B10    | Output | PCIe Reset #0, #1, #2, and #3. Active low.                 |
| PERST1# | A11    |        |                                                            |
| PERST2# | OCP A1 |        | When PERSTn# is deasserted, the signal shall indicate      |
| PERST3# | OCP A2 |        | the power state is already in Main Power Mode and          |
|         |        |        | is within tolerance and stable for the OCP NIC 3.0         |
|         |        |        | card.                                                      |
|         |        |        | curu.                                                      |
|         |        |        | PERST# shall be deasserted at least 100ms after the        |
|         |        |        |                                                            |
|         |        |        | power rails are within the operating limits per the        |
|         |        |        | PCIe CEM Specification. The PCIe REFCLKs shall also        |
|         |        |        | become stable within this period of time.                  |
|         |        |        |                                                            |
|         |        |        | PERST shall be pulled high to +3.3V_EDGE on the            |
|         |        |        | baseboard.                                                 |
|         |        |        |                                                            |
|         |        |        | For baseboards that support bifurcation, the               |
|         |        |        | PERST[0:1]# signals are required at the Primary and        |
|         |        |        | Secondary connectors, PERST[2:3]# are only                 |
|         |        |        | supported for the Primary Connector.                       |
|         |        |        |                                                            |
|         |        |        | For OCP NIC 3.0 cards, the required PERST[0:3]#            |
|         |        |        | signals shall be connected to the endpoint silicon.        |
|         |        |        | Unused PERST[0:3]# signals shall be left as a no           |
|         |        |        | connect.                                                   |
|         |        |        | connect.                                                   |
|         |        |        | Note: For cards that only support 1 x16. DEPSTO# is        |
|         |        |        | <b>Note:</b> For cards that only support 1 x16, PERSTO# is |
|         |        |        | used. For cards that support 2 x8, PERSTO# is used for     |
|         |        |        | the first eight PCIe lanes, and PERST1# is used for the    |
|         |        |        | second eight PCIe lanes. PERST2# and PERST3# are           |
|         |        |        | only used for cards that support a four link PCIe          |
|         |        |        | bifurcation mode.                                          |
|         |        |        |                                                            |
|         |        |        | PERSTO# is always available to all OCP NIC 3.0 cards.      |
|         |        |        | The card should not assume PERST1#, PERST2# or             |
|         |        |        | PERST3# is available until the bifurcation negotiation     |
|         |        |        | process is complete.                                       |
|         |        |        | r                                                          |
|         |        |        | Refer to Section 2.2 in the PCIe CEM Specification,        |
|         |        |        | Rev 4.0 for details.                                       |
| L       |        | I      |                                                            |

Rev 0.74

| WAKE#                 | OCP_A3     | Input, OD  | WAKE#. Open drain. Active low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                  |
|-----------------------|------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
|                       |            |            | This signal shall be driven by the OCP NIC 3.0 card to<br>notify the baseboard to restore PCIe link. For OCP NIC<br>3.0 cards that support multiple WAKE# signals, their<br>respective WAKE# pins may be tied together as the<br>signal is open-drain to form a wired-OR. For multi-<br>homed host configurations, the WAKE# signal<br>assertion shall wake all nodes.                                                                                                                                                                                                                                                                                                                         |                                                                                                                  |
|                       |            |            | For baseboards, this signal shall be pulled up to<br>+3.3V_EDGE on the baseboard with a 10kOhm<br>resistor. This signals shall be connected to the system<br>WAKE# signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                  |
|                       |            |            | For OCP NIC 3.0 cards, this signal shall be connected<br>between the endpoint silicon WAKE# pin(s) and the<br>card edge through an isolation buffer. The WAKE#<br>signal shall not assert until the PCle card is in the D3<br>state according to the PCle CEM specification to<br>prevent false WAKE# events. For OCP NIC 3.0, the<br>WAKE# pin shall be buffered or otherwise isolated<br>from the host until the aux voltage source is present.<br>Examples of this are shown in Section 3.5.5 by gating<br>via an on-board "AUX_PWR_GOOD" signal to indicate<br>all the NIC AUX power rails are stable. The PCle CEM<br>specification also shows an example in the WAKE#<br>signal section. |                                                                                                                  |
|                       |            |            | This pin shall be left as a no connect if WAKE# is not supported by the silicon.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                  |
|                       |            |            | Refer to Section 2.3 in the PCIe CEM Specification,<br>Rev 4.0 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                  |
| PWRBRK <mark>#</mark> | <u>A70</u> | Output, OD | Power break. Active low, open drain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <br>Commented [TN5]: PWRBRK# moved up from the Power<br>Supply pins. This pin is logically associated with PCIe. |
|                       |            |            | This signal shall be pulled up to +3.3V_EDGE on the<br>OCP NIC 3.0 card with a minimum of 95kOhm. The<br>pull up on the baseboard shall be a stiffer resistance<br>in-order to meet the timing specs as shown in the<br>PCIe CEM Specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                  |
|                       |            |            | When this signal is driven low by the baseboard, the<br>Emergency Power Reduction State is requested. The<br>OCP NIC 3.0 card shall move to a lower power<br>consumption state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                  |

| For baseboards, the PWRBRK# pin shall be implemented and available on the Primary                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Connector.                                                                                                                                                                                                                          |
| For OCP NIC 3.0 cards, the PWRBRK# pin usage is<br>optional. If used, the PWRBRK# should be connected<br>to the network silicon to enable reduced power state.<br>If not used, the PWRBRK# signal shall be left as a no<br>connect. |

This section provides the pin assignments for the PCIe present and bifurcation control signals. The AC/DC specifications are defined in Section 3.12. Example connection diagrams are shown in Figure 72 and Figure 73.

The PRSNTA#/PRSNTB[0:3]# state shall be used to determine if a card has been physically plugged in. The BIF[0:2]# pins shall be latched before PWR\_EN assertion to ensure the correct values are detected by the system. Changing the pin states after this timing window is not allowed. Refer to the AC timing diagram in Section 3.12 for details.

| Signal Name | Pin # | Baseboard<br>Direction | Signal Description                                                                                                                                                                                                                                                 |
|-------------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRSNTA#     | A10   | Output                 | Present A is used for OCP NIC 3.0 card presence and PCIe capabilities detection.                                                                                                                                                                                   |
|             |       |                        | For baseboards, this pin shall be directly connected to GND.                                                                                                                                                                                                       |
|             |       |                        | For OCP NIC 3.0 cards, this pin shall be directly connected to the PRSNTB[3:0]# pins.                                                                                                                                                                              |
| PRSNTB0#    | B42   | Input                  | Present B [0:3]# are used for OCP NIC 3.0 card                                                                                                                                                                                                                     |
| PRSNTB1#    | A42   |                        | presence and PCIe capabilities detection.                                                                                                                                                                                                                          |
| PRSNTB2#    | A12   |                        |                                                                                                                                                                                                                                                                    |
| PRSNTB3#    | B70   |                        | For baseboards, these pins shall be connected to the I/O hub and pulled up to +3.3V_EDGE using 1kOhm resistors.                                                                                                                                                    |
|             |       |                        | For OCP NIC 3.0 cards, these pins shall be strapped to PRSNTA# per the encoding definitions described in Section 3.5.                                                                                                                                              |
|             |       |                        | Note: PRSNTB3# is located at the bottom of the 4C connector and is only applicable for OCP NIC 3.0 cards with a PCIe width of x16 (or greater). OCP NIC 3.0 cards that implement a 2C card edge do not use the PRSNTB3# pin for capabilities or present detection. |

## Table 19: Pin Descriptions – PCIe Present and Bifurcation Control Pins

| BIFO# | B7 | Output | Bifurcation [0:2]# pins allow the baseboard to force    |
|-------|----|--------|---------------------------------------------------------|
| BIF1# | B8 |        | configure the OCP NIC 3.0 card bifurcation.             |
| BIF2# | B9 |        |                                                         |
|       |    |        | For baseboards, these pins shall be outputs driven      |
|       |    |        | from the baseboard I/O hub and allow the system to      |
|       |    |        | force configure the OCP NIC 3.0 card bifurcation. The   |
|       |    |        | baseboard may optionally pull the BIF[0:2]# signals to  |
|       |    |        | AUX PWR EN or to ground per the definitions are         |
|       |    |        | described in Section 3.5 if no dynamic bifurcation      |
|       |    |        | configuration is required.                              |
|       |    |        | The BIF[0:2]# pins shall be low until AUX PWR EN is     |
|       |    |        | asserted to prevent leakage paths into an unpowered     |
|       |    |        | card.                                                   |
|       |    |        | For baseboards that allow dynamic bifurcation, the      |
|       |    |        | BIF[0:2] pins are driven low prior to AUX PWR EN.       |
|       |    |        | Refer to Figure 72 for an example configuration.        |
|       |    |        | For baseboards with static bifurcation, the BIF pins    |
|       |    |        | that are intended to be a logical '1' shall be          |
|       |    |        | connected to a pull up to AUX_PWR_EN. BIF pins that     |
|       |    |        | are a logical '0' may be directly tied to ground. Refer |
|       |    |        | to Figure 73 for an example configuration.              |
|       |    |        | For OCP NIC 3.0 cards, these signals shall connect to   |
|       |    |        | the endpoint bifurcation pins if it is supported. The   |
|       |    |        | BIF[0:2]# signals shall be left as no connects if end   |
|       |    |        | point bifurcation is not supported.                     |
|       |    |        | Note: the required combinatorial logic output for       |
|       |    |        | endpoint bifurcation is dependent on the specific       |
|       |    |        | silicon and is not defined in this specification.       |



Figure 72: PCIe Present and Bifurcation Control Pins (Baseboard Controlled BIF[0:2]#)

Figure 73: PCIe Present and Bifurcation Control Pins (Static BIF[0:2]#)



### 3.4.3 SMBus Interface Pins

This section provides the pin assignments for the SMBus interface signals. The AC/DC specifications are defined in the SMBus 2.0 and  $I^2C$  bus specifications. An example connection diagram is shown in Figure 74.

| Signal Name | Pin # | Baseboard<br>Direction | Signal Description                                                                                                                                                                                                                                     |
|-------------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMCLK       | Α7    | Output, OD             | SMBus clock. Open drain, pulled up to +3.3V_EDGE on the baseboard.                                                                                                                                                                                     |
|             |       |                        | For baseboards, the SMCLK from the platform SMBus master shall be connected to the connector.                                                                                                                                                          |
|             |       |                        | For OCP NIC 3.0 cards, the SMCLK from the endpoint silicon shall be connected to the card edge gold fingers.                                                                                                                                           |
| SMDAT       | A8    | Input /<br>Output, OD  | SMBus Data. Open drain, pulled up to +3.3V_EDGE on the baseboard.                                                                                                                                                                                      |
|             |       |                        | For baseboards, the SMDAT from the platform SMBus master shall be connected to the connector.                                                                                                                                                          |
|             |       |                        | For OCP NIC 3.0 cards, the SMDAT from the endpoint silicon shall be connected to the card edge gold fingers.                                                                                                                                           |
| SMRST#      | A9    | Output, OD             | SMBus reset. Open drain.                                                                                                                                                                                                                               |
|             |       |                        | For baseboards, this pin shall be pulled up to<br>+3.3V_EDGE. The SMRST pin may be used to reset<br>optional downstream SMBus devices (such as<br>temperature sensors). The SMRST# implementation<br>shall be mandatory for baseboard implementations. |
|             |       |                        | For OCP NIC 3.0 cards, SMRST# is optional and is dependent on the OCP NIC 3.0 card implementation. The SMRST# signal shall be left as a no connect if it is not used on the OCP NIC 3.0 card.                                                          |

Table 20: Pin Descriptions – SMBus



Figure 74: Example SMBus Connections

### 3.4.4 NC-SI Over RBT Interface Pins

This section provides the pin assignments for the NC-SI over RBT interface signals on the Primary Connector OCP bay. The AC/DC specifications for NC-SI over RBT are defined in the DMTF DSP0222 NC-SI specification. An example connection diagram is shown in Figure 75 and Figure 76.

Note: The RBT pins must provide the ability to be isolated on the baseboard side when AUX\_PWR\_EN is not asserted. This prevents a leakage path through unpowered silicon. The RBT REF\_CLK must also be disabled until AUX\_PWR\_EN is asserted. Example buffering implementations are shown in Figure 75 and Figure 76. The isolator shall be controlled on the baseboard with a signal called RBT\_ISOLATE#.

| Signal Name | Pin #   | Baseboard<br>Direction | Signal Description                                                                                                                                                                                                                                                                                                                                                         |
|-------------|---------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RBT_REF_CLK | OCP_A14 | Output                 | Reference clock input. Synchronous clock reference<br>for receive, transmit and control interface. The clock<br>shall have a typical frequency of 50MHz.                                                                                                                                                                                                                   |
|             |         |                        | For baseboards, this pin shall be connected between<br>the baseboard NC-SI over RBT PHY and the Primary<br>Connector OCP bay. This signal requires a 100kOhm<br>pull down resistor on the baseboard. If the<br>baseboard does not support NC-SI over RBT, then<br>this signal shall be terminated to ground through a<br>100kOhm pull down resistor. The RBT_REF_CLK shall |

### Table 21: Pin Descriptions – NC-SI Over RBT

|                      |                  |        | not be driven until the card has transitioned into AUX<br>Power Mode.<br>For OCP NIC 3.0 cards, this pin shall be connected<br>between the gold finger to the endpoint silicon. This<br>pin shall be left as a no connect if NC-SI over RBT is<br>not supported.                                                                                          |
|----------------------|------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RBT_CRS_DV           | OCP_B14          | Input  | Carrier sense/receive data valid. This signal is used to indicate to the baseboard that the carrier sense/receive data is valid.                                                                                                                                                                                                                          |
|                      |                  |        | For baseboards, this pin shall be connected between<br>the baseboard NC-SI over RBT PHY and the<br>connector. This signal requires a 100kOhm pull down<br>resistor on the baseboard. If the baseboard does not<br>support NC-SI over RBT, then this signal shall be<br>terminated to ground through a 100kOhm pull down<br>resistor.                      |
|                      |                  |        | For OCP NIC 3.0 cards, this pin shall be connected<br>between the gold finger to the endpoint silicon. This<br>pin shall be left as a no connect if NC-SI over RBT is<br>not supported.                                                                                                                                                                   |
| RBT_RXD0<br>RBT_RXD1 | OCP_B9<br>OCP_B8 | Input  | Receive data. Data signals from the network controller to the BMC.                                                                                                                                                                                                                                                                                        |
|                      |                  |        | For baseboards, this pin shall be connected between<br>the baseboard NC-SI over RBT PHY and the<br>connector. This signal requires a 100kOhm pull down<br>resistor to GND on the baseboard. If the baseboard<br>does not support NC-SI over RBT, then this signal<br>shall be terminated to GND through a 100kOhm pull<br>down.                           |
|                      |                  |        | For OCP NIC 3.0 cards, this pin shall be connected<br>between the gold finger and the RBT_RXD[0:1] pins<br>on endpoint silicon. This pin shall be left as a no<br>connect if NC-SI over RBT is not supported.                                                                                                                                             |
| RBT_TX_EN            | OCP_A7           | Output | Transmit enable.<br>For baseboards, this pin shall be connected between<br>the baseboard NC-SI over RBT PHY and the<br>connector. This signal requires a 100kOhm pull down<br>resistor to ground on the baseboard. If the<br>baseboard does not support NC-SI over RBT, then<br>this signal shall be terminated to ground through a<br>100kOhm pull down. |

|                      |                  |        | For OCP NIC 3.0 cards, this pin shall be connected<br>between the gold finger to the endpoint silicon. This<br>pin shall be left as a no connect if NC-SI over RBT is<br>not supported.                                                                                                                                                       |
|----------------------|------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RBT_TXD0<br>RBT_TXD1 | OCP_A9<br>OCP_A8 | Output | Transmit data. Data signals from the BMC to the network controller.                                                                                                                                                                                                                                                                           |
|                      |                  |        | For baseboards, this pin shall be connected between<br>the baseboard NC-SI over RBT PHY and the<br>connector. This signal requires a 100kOhm pull down<br>resistor to GND on the baseboard. If the baseboard<br>does not support NC-SI over RBT, then this signal<br>shall be terminated to GND through a 100kOhm pull<br>down.               |
|                      |                  |        | For OCP NIC 3.0 cards, this pin shall be connected<br>between the gold finger to the RBT_TXD[0:1] pins on<br>the endpoint silicon. This pin shall be left as a no<br>connect if NC-SI over RBT is not supported.                                                                                                                              |
| RBT_ARB_OUT          | OCP_A5           | Output | NC-SI hardware arbitration output. This pin shall only<br>be used if the endpoint silicon supports hardware<br>arbitration. This pin shall be connected to the<br>RBT_ARB_IN signal of an adjacent device in the<br>hardware arbitration ring.                                                                                                |
|                      |                  |        | The baseboard shall implement a multiplexing<br>implementation that directs the RBT_ARB_OUT to<br>the RBT_ARB_IN pin of the next NC-SI over RBT<br>capable device in the ring, or back to the<br>RBT_ARB_IN pin of the source device if there is a<br>single device on the ring.                                                              |
|                      |                  |        | For baseboards, this pin shall be connected between<br>the baseboard OCP connector(s) to complete the<br>hardware arbitration ring. If the baseboard does not<br>support NC-SI over RBT, this signal shall be directly<br>connected to the RBT_ARB_IN pin to allow a<br>complete hardware arbitration ring on the OCP NIC<br>3.0 card.        |
|                      |                  |        | For OCP NIC 3.0 cards, this pin shall be connected<br>from the gold finger to the RBT_ARB_IN pin on the<br>endpoint silicon. This pin shall be directly connected<br>to the card edge RBT_ARB_IN pin if NC-SI is not<br>supported. This allows the hardware arbitration<br>signals to pass through in a multi-Primary Connector<br>baseboard. |

| RBT_ARB_IN      | OCP_A4 | Input  | be used if the en arbitration. This                                              | dpoint silicon sup<br>pin shall be conne<br>gnal of an adjace                        | ected to the                                                                 |
|-----------------|--------|--------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
|                 |        |        | implementation<br>RBT_ARB_OUT p<br>capable device in                             | in of the next NC-<br>n the ring, or back<br>in of the source d                      | BT_ARB_IN to the<br>SI over RBT                                              |
|                 |        |        | the baseboard O<br>hardware arbitra<br>support NC-SI ov<br>connected to the      | CP connector(s) to<br>tion ring. If the base<br>er RBT, this signal<br>RBT_ARB_OUT p | aseboard does not<br>I shall be directly                                     |
|                 |        |        | between the gold<br>the endpoint silic<br>connected to the<br>SI is not supporte | con. This pin shall<br>card edge RBT_A<br>ed. This allows the<br>ls to pass through  | T_ARB_OUT pin on<br>be directly<br>ARB_OUT pin if NC-                        |
| SLOT_ID0        | OCP_B7 | Output | NC-SI / FRU EEPF                                                                 | OM Address 0 <u>/1</u> .                                                             |                                                                              |
| <u>SLOT ID1</u> | OCP A6 |        | with SLOT_ID1 va<br>set the RBT Pack                                             | alue on the DATA                                                                     | sed <del>in conjunction<br/>_OUT scan chain t</del> o<br>oin is also used in |
|                 |        |        | as follows: SLOT<br>NIC 3.0 card on t                                            | <u>_ID[1] shall be shi</u><br>he DATA_OUT sca                                        |                                                                              |
|                 |        |        |                                                                                  | The SLOT[1:0] valu                                                                   | lly tied to GND or<br>ues are based on                                       |
|                 |        |        | Physical Slot<br>(Decimal)                                                       | SLOT_ID1<br>DATA_OUT<br>(SR0-0)OCP AC                                                | SLOT_ID0<br>OCP_B7                                                           |
|                 |        |        | 0                                                                                | 0                                                                                    | 0                                                                            |
|                 |        |        | 1                                                                                | 0                                                                                    | 1                                                                            |

Rev 0.74

| 2                                           | 1                                                                                                            | 0                                                                                                                         |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| 3                                           | 1                                                                                                            | 1                                                                                                                         |
| to the endp<br>Package ID[-<br>with the Pac | oint device GPI<br><u> <u> </u> </u> | T_ID0 shall be connected<br>O associated with the<br>ID1 shall be associated<br>Id. Refer to Section 4.8.1<br>or details. |
| devices, the                                | Package ID[ <del>9</del> 2]<br>cond physical F                                                               | multiple endpoint<br>field may be used to<br>BT capable controller on                                                     |
| be directly o                               | connected to th<br>_ID1 shall be co                                                                          | g, the SLOT_ID0 pin shall<br>e EEPROM A1 address<br>nnected to the EEPROM                                                 |
| shall be buff<br>implementa                 | fered with a FET                                                                                             | the SLOT_ID[ <u>1:</u> 0] pin <u>s</u><br>ſ switch (or a similar<br>t a leakage path when the<br>ode.                     |
| support, <del>thi</del>                     |                                                                                                              | ut NC-SI over RBT<br>Il only be connected to<br>usly described.                                                           |

## Figure 75: NC-SI Over RBT Connection Example – Single Primary Connector



http://opencompute.org

I



Figure 76: NC-SI Over RBT Connection Example – Dual Primary Connectors

**Note 1:** For baseboard designs with a single Primary Connector, connect ARB\_IN to ARB\_OUT to complete the NC-SI hardware arbitration ring. For designs with multiple Primary Connectors, connect ARB\_IN and ARB\_OUT to an analog mux to complete the NC-SI arbitration ring based on the number of cards installed in the system. An example dual Primary Connector implementation is shown in Figure 76.

**Note 2:** For baseboard implementations having two or more RBT busses, the baseboard hardware arbitration rings shall remain within their respective bus and shall not cross RBT bus domains.

**Note 3:** The logical implementation of the hardware arbitration ring shall maintain the arbitration ring integrity when there exists one or more cards that are plugged in, but are powered off (e.g in ID Mode).

**Note 4:** For OCP NIC 3.0 cards with two discrete endpoint silicon, the Package  $ID[\Theta_2]$  bit shall be statically set based on the silicon instance. For example, the figure above shows Network Silicon #0 and Network Silicon #1. Network Silicon #0 has Package  $ID[\Theta_2] = 0b0$ , Network Silicon #1 has Package  $ID[\Theta_2] = 0b1$ .

**Note 5:** Designs that implement a clock fan out buffer will affect the RBT timing budget. Careful analysis of the timing budget is required. Refer to Section 5.1 for RBT signal integrity and timing budget considerations.

### 3.4.5 Scan Chain Pins

This section provides the pin assignments for the Scan Chain interface signals on the Primary Connector OCP Bay. <u>The scan chain is a point-to-point bus on a per OCP slot basis</u>. The scan chain consists of two unidirectional busses, a common clock and a common load signal. The DATA\_OUT signal serially shifts control signals from the baseboard to the OCP NIC 3.0 card. The DATA\_IN signal serially shifts bits from the OCP NIC 3.0 card to the baseboard. The DATA\_OUT and DATA\_IN chains are independent of each other. The scan chain CLK is driven from the baseboard. The LD pin, when asserted by the baseboard, allows loading of the data on to the shift registers. An example timing diagram is shown in Figure 77. An example connection diagram is shown in Figure 78.

**Note:** The DATA\_OUT chain is provisioned, but is not used on OCP NIC 3.0 cards for this revision of the specification.

| Signal Name | Pin #  | Baseboard<br>Direction | Signal Description                                                                                                                                                                                                                                                                      |
|-------------|--------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK         | OCP_B6 | Output                 | Scan clock. The CLK is an output pin from the baseboard to the OCP NIC 3.0 card. The CLK may run up to 12.5MHz.                                                                                                                                                                         |
|             |        |                        | For baseboard implementations, the CLK pin shall be<br>connected to the Primary Connector. The CLK pin<br>shall be tied directly to GND if the scan chain is not<br>used.                                                                                                               |
|             |        |                        | For NIC implementations, the CLK pin shall be<br>connected to Shift Registers 0 & 1, and optionally<br>connected to Shift Registers 2 & 3 (if implemented) as<br>defined in the text and Figure 78, below. The CLK pin<br>shall be pulled up to +3.3V_EDGE through a 1kOhm<br>resistor. |
| DATA_OUT    | OCP_B5 | Output                 | Scan clock data output from the baseboard to the OCP NIC 3.0 card. This bit stream is used to shift in NIC configuration data.                                                                                                                                                          |
|             |        |                        | For baseboard implementations, the DATA_OUT pin shall be connected to the Primary Connector. The                                                                                                                                                                                        |

Table 22: Pin Descriptions – Scan Chain

| 1      | 1      |                                                         |
|--------|--------|---------------------------------------------------------|
|        |        | DATA_OUT pin shall be pulled down to GND through        |
|        |        | a 1kOhm resistor if the scan chain is not used.         |
|        |        |                                                         |
|        |        | For NIC implementations, the DATA_OUT pin shall be      |
|        |        | pulled up to +3.3V_EDGE on the OCP NIC 3.0 card         |
|        |        | through a 1kOhm resistor.                               |
| OCP_B4 | Input  | Scan clock data input to the baseboard. This bit        |
|        |        | stream is used to shift out NIC status bits.            |
|        |        | For baseboard implementations, the DATA IN pin          |
|        |        | shall be pulled up to +3.3V EDGE through a 10kOhm       |
|        |        | resistor to prevent the input signal from floating if a |
|        |        | card is not installed. This pin may be left as a no     |
|        |        | connect if the scan chain is not used.                  |
|        |        | For NIC implementations, the DATA IN scan chain is      |
|        |        | required. The DATA IN pin shall be connected to Shift   |
|        |        | Registers 0 & 1, as defined in the text and Figure 78.  |
| OCP B3 | Output | Scan clock shift register load. Used to latch           |
| 001_00 | Output | configuration data on the OCP NIC 3.0 card.             |
|        |        | configuration data on the oct file 3.0 card.            |
|        |        | For baseboard implementations, the LD# pin shall be     |
|        |        | pulled up to +3.3V EDGE through a 1kOhm resistor if     |
|        |        | the scan chain is not used to prevent the OCP NIC 3.0   |
|        |        | card from erroneous data latching.                      |
|        |        | cara nom choiceas ada latennig.                         |
|        |        | For NIC implementations, the LD# pin                    |
| 1      |        | implementation is required. The LD# pin shall be        |
|        |        | connected to Shift Registers 0 & 1 as defined in the    |
|        |        | text and Figure 78. The LD# pin shall be pulled up to   |
|        |        | +3.3V_EDGE through a 1kOhm resistor.                    |
|        | OCP_B4 |                                                         |

Figure 77: Example Scan Chain Timing Diagram

| 🔶 /scan_chain_example/CUK             | -No Data- |   | M    | mm       | າດດວດ      | ທາກາກ       | າດດາດ            | m    | mm         | ທາກາກ       |           | MMM     |        |             |                  |     |
|---------------------------------------|-----------|---|------|----------|------------|-------------|------------------|------|------------|-------------|-----------|---------|--------|-------------|------------------|-----|
| ♦ /scan_chain_example/LD_N            | -No Data- | _ |      |          |            |             |                  |      |            |             |           |         |        |             |                  |     |
| ₽-∜ /scan_chain_example/byte_data_in  | -No Data- | X | byte | )[7:0] ( | byte1[7:0] | (byte2[7:0] | <u>(byte3[7:</u> | 0] ( | byte0[7:0] | (byte1[7:0] | (byte2[7: | )](byte | 3[7:0] | [byte0[7:0] | <u>(byte1[7:</u> | 0]( |
| ₽-∲ /scan_chain_example/byte_data_out | -No Data- | X | byte | 8[7:0] ( | byte2[7:0] | (byte1[7:0] | (byte0[7:        | 0](  | byte3[7:0] | (byte2[7:0] | (byte1[7: | )](byte | 0[7:0] | [byte3[7:0] | (byte2[7:        | 0]) |

The scan chain provides side-band status indication between the OCP NIC 3.0 card and the baseboard. The scan chain bit definition is defined in the two tables below. The scan chain data stream is 32-bits in length for both the DATA\_OUT and the DATA\_IN streams. The scan chain implementation is optional on the host, but its implementation is mandatory per Table 23 and Table 24 on all OCP NIC 3.0 cards. The scan chain components operates on the +3.3V\_EDGE power domain.

Ĩ

The DATA\_OUT bus is an output from the host. The DATA\_OUT bus provides initial configuration options to the OCP NIC 3.0 card. At the time of this writing, the DATA\_OUT bus provides the SLOT\_ID1 indication for the FRU EEPROM A2 field and Package ID[2] addressingis not used. Refer to Sections 3.4.4 and 4.10.1 for details on these two connections. All baseboard systems that implement the Scan Chain shall connect DATA\_OUT between the platform and the Primary Connector for subsequent revisions of this specification. The DATA\_OUT data stream shall shift out all 0's prior to AUX\_PWR\_EN assertion to prevent leakage paths into unpowered silicon.

|                             | Table 25. Fill | -                                      | _                                                 |
|-----------------------------|----------------|----------------------------------------|---------------------------------------------------|
| Byte.bit                    | DATA_OUT Field | Default Value                          | Description                                       |
|                             | Name           |                                        |                                                   |
| <del>0.0</del>              | SLOT_ID1       | <del>0bX</del>                         | NC-SI / FRU EEPROM Address 1.                     |
|                             |                |                                        |                                                   |
|                             |                |                                        | This pin shall be used in conjunction with the    |
|                             |                |                                        | SLOT_ID0 pin defined in Section 3.4.4 to          |
|                             |                |                                        | determine the RBT Package ID[2:0] for capable     |
|                             |                |                                        | controllers as well as the FRU EEPROM address.    |
|                             |                |                                        |                                                   |
|                             |                |                                        | The baseboard shall shift in the SLOT_ID1 based   |
|                             |                |                                        | on the physical slot value to ensure the Package  |
|                             |                |                                        | ID and FRU EEPROM addresses are set correctly     |
|                             |                |                                        | prior to device accesses.                         |
|                             |                |                                        |                                                   |
|                             |                |                                        | The Package ID[2:0] value is discussed in Section |
|                             |                |                                        | 3.4.4. The FRU EEPROM address is discussed in     |
|                             |                |                                        | Section 4.10.1.                                   |
| 0.[ <u><del>1</del>0</u> 7] | RSVD           | 0b000000000000000000000000000000000000 | Reserved. Byte 0 value is 0h00.                   |
| 1.[07]                      | RSVD           | 0h00                                   | Reserved. Byte 1 value is 0h00.                   |
| 2.[07]                      | RSVD           | 0h00                                   | Reserved. Byte 2 value is 0h00.                   |
| 3.[07]                      | RSVD           | 0h00                                   | Reserved. Byte 3 value is 0h00.                   |

## Table 23: Pin Descriptions – Scan Chain DATA\_OUT Bit Definition

The DATA\_IN bus is an input to the host and provides NIC status indication. The default implementation is completed with two 8-bit 74LV165 parallel in to serial out shift registers in a cascaded implementation. Up to four shift registers may be implemented to provide additional NIC status indication to the host platform.

DATA\_IN shift register 0 shall be mandatory for scan chain implementations for the card present, WAKE\_N and thermal threshold features. DATA\_IN shift registers 1, 2 & 3 are optional depending on the line side I/O and LED fields being reported to the host. Dual port LED applications require shift register 1. Quad port LED applications require shift registers 1 & 2. Octal port applications require shift registers 1, 2 & 3.

The host should read the DATA\_IN bus multiple times to qualify the incoming data stream. The number of data qualification reads is dependent on the baseboard implementation.

On the OCP NIC 3.0 card, a 1kOhm pull up resistor shall be connected to the SER input of the last DATA\_IN shift register. Doing so ensures the default bit value of 0b1 for implementations using less than four shift registers.

| Table 242421: Pin Descriptions – Scan Chain DATA_IN Bit Definition |                |         |                                                             |  |  |  |
|--------------------------------------------------------------------|----------------|---------|-------------------------------------------------------------|--|--|--|
| Byte.bit                                                           | DATA_OUT Field | Default | Description                                                 |  |  |  |
|                                                                    | Name           | Value   |                                                             |  |  |  |
| 0.0                                                                | PRSNTB[0]#     | 0bX     | PRSNTB[3:0]# bits shall reflect the same state as           |  |  |  |
| 0.1                                                                | PRSNTB[1]#     | 0bX     | the signals on the Primary Connector.                       |  |  |  |
| 0.2                                                                | PRSNTB[2]#     | 0bX     |                                                             |  |  |  |
| 0.3                                                                | PRSNTB[3]#     | 0bX     |                                                             |  |  |  |
| 0.4                                                                | WAKE_N         | 0bX     | PCIe WAKE_N signal shall reflect the same state as          |  |  |  |
|                                                                    |                |         | the signal on the Primary Connector.                        |  |  |  |
| 0.5                                                                | TEMP_WARN_N    | 0b1     | Temperature monitoring pin from the on-card                 |  |  |  |
|                                                                    |                |         | thermal solution. This pin shall be asserted low            |  |  |  |
|                                                                    |                |         | when temperature sensor exceeds the                         |  |  |  |
| 0.0                                                                |                | 01.4    | temperature warning threshold.                              |  |  |  |
| 0.6                                                                | TEMP_CRIT_N    | 0b1     | Temperature monitoring pin from the on-card                 |  |  |  |
|                                                                    |                |         | thermal solution. This pin shall be asserted low            |  |  |  |
|                                                                    |                |         | when temperature sensor exceeds the                         |  |  |  |
| 0.7                                                                |                | 01-0    | temperature critical threshold.                             |  |  |  |
| 0.7                                                                | FAN_ON_AUX     | 0b0     | When high, FAN_ON_AUX shall request the                     |  |  |  |
|                                                                    |                |         | system fan to be enabled for extra cooling in the S5 state. |  |  |  |
|                                                                    |                |         | SS state.                                                   |  |  |  |
|                                                                    |                |         | 0b0 – The system fan is not requested/off in S5.            |  |  |  |
|                                                                    |                |         | 0b1 – The system fan is requested/on in S5.                 |  |  |  |
| 1.0                                                                | LINK SPDA PO   | 0b1     | Port 0 link and speed A indication (max speed).             |  |  |  |
| 1.0                                                                |                | 001     | Active low.                                                 |  |  |  |
|                                                                    |                |         | Active low.                                                 |  |  |  |
|                                                                    |                |         | 0b0 – Link LED is illuminated on the host platform.         |  |  |  |
|                                                                    |                |         | 0b1 – Link LED is not illuminated on the host               |  |  |  |
|                                                                    |                |         | platform.                                                   |  |  |  |
|                                                                    |                |         |                                                             |  |  |  |
|                                                                    |                |         | Steady = link is detected on the port and is at the         |  |  |  |
|                                                                    |                |         | maximum speed.                                              |  |  |  |
|                                                                    |                |         | Off = the physical link is down, not at the                 |  |  |  |
|                                                                    |                |         | maximum speed or is disabled.                               |  |  |  |
|                                                                    |                |         |                                                             |  |  |  |
|                                                                    |                |         | Note: The link and speed A LED may also be                  |  |  |  |
|                                                                    |                |         | blinked for use as port identification.                     |  |  |  |
| 1.1                                                                | LINK_SPDB_P0   | 0b1     | Port 0 link and speed B indication (not max                 |  |  |  |
|                                                                    |                |         | speed). Active low.                                         |  |  |  |
|                                                                    |                |         |                                                             |  |  |  |
|                                                                    |                |         | 0b0 – Link LED is illuminated on the host platform.         |  |  |  |
|                                                                    |                |         | 0b1 – Link LED is not illuminated on the host               |  |  |  |
|                                                                    |                |         | platform.                                                   |  |  |  |
|                                                                    |                |         |                                                             |  |  |  |
|                                                                    |                |         | <b>Steady</b> = link is detected on the port and is not at  |  |  |  |
|                                                                    |                |         | the max speed.                                              |  |  |  |
|                                                                    |                |         | <b>Off</b> = the physical link is down, or is disabled.     |  |  |  |

## Table 242421: Pin Descriptions – Scan Chain DATA\_IN Bit Definition

http://opencompute.org

|     |              |     | Note: The link and speed B LED may also be blinked for use as port identification. |
|-----|--------------|-----|------------------------------------------------------------------------------------|
| 1.2 | ACT_P0       | 0b1 | Port 0 activity indication. Active low.                                            |
|     |              |     |                                                                                    |
|     |              |     | 0b0 – ACT LED is illuminated on the host platform.                                 |
|     |              |     | 0b1 – ACT LED is not illuminated on the host                                       |
|     |              |     | platform.                                                                          |
|     |              |     | <b>Steady</b> = no activity is detected on the port.                               |
|     |              |     | <b>Blinking</b> = activity is detected on the port. The                            |
|     |              |     | blink rate should blink low for 50-500ms during                                    |
|     |              |     | activity periods.                                                                  |
|     |              |     | Off = the physical link is down or disabled.                                       |
| 1.3 | LINK_SPDA_P1 | 0b1 | Port 1 link and speed A indication. Active low.                                    |
| 1.4 | LINK_SPDB_P1 | 0b1 | Port 1 link and speed B indication. Active low.                                    |
| 1.5 | ACT_P1       | 0b1 | Port 1 activity indication. Active low.                                            |
| 1.6 | LINK_SPDA_P2 | 0b1 | Port 2 link and speed A indication. Active low.                                    |
| 1.7 | LINK_SPDB_P2 | 0b1 | Port 2 link and speed B indication. Active low.                                    |
| 2.0 | ACT_P2       | 0b1 | Port 2 activity indication. Active low.                                            |
| 2.1 | LINK_SPDA_P3 | 0b1 | Port 3 link and speed A indication. Active low.                                    |
| 2.2 | LINK_SPDB_P3 | 0b1 | Port 3 link and speed B indication. Active low.                                    |
| 2.3 | ACT_P3       | 0b1 | Port 3 activity indication. Active low.                                            |
| 2.4 | LINK_SPDA_P4 | 0b1 | Port 4 link and speed A indication. Active low.                                    |
| 2.5 | LINK_SPDB_P4 | 0b1 | Port 4 link and speed B indication. Active low.                                    |
| 2.6 | ACT_P4       | 0b1 | Port 4 activity indication. Active low.                                            |
| 2.7 | LINK_SPDA_P5 | 0b1 | Port 5 link and speed A indication. Active low.                                    |
| 3.0 | LINK_SPDB_P5 | 0b1 | Port 5 link and speed B indication. Active low.                                    |
| 3.1 | ACT_P5       | 0b1 | Port 5 activity indication. Active low.                                            |
| 3.2 | LINK_SPDA_P6 | 0b1 | Port 6 link and speed A indication Active low.                                     |
| 3.3 | LINK_SPDB_P6 | 0b1 | Port 6 link and speed B indication. Active low.                                    |
| 3.4 | ACT_P6       | 0b1 | Port 6 activity indication. Active low.                                            |
| 3.5 | LINK_SPDA_P7 | 0b1 | Port 7 link and speed A indication. Active low.                                    |
| 3.6 | LINK_SPDB_P7 | 0b1 | Port 7 link and speed B indication. Active low.                                    |
| 3.7 | ACT_P7       | 0b1 | Port 7 activity indication. Active low.                                            |

Open Compute Project • OCP NIC 3.0 Rev 0.74



### 3.4.6 USB 2.0 Pins

This section provides the pin assignments for the USB 2.0 interface signals. The USB 2.0 pins may be used for Smart NIC applications with end point silicon that requires a USB connection to the baseboard. Implementations may allow for a USB-JTAG application to program and update the Smart NIC FPGA. An example connection diagram is shown in Figure 79.

|             |              | <u>Table 25</u> . Phi i | Descriptions – USB 2.0                                   |
|-------------|--------------|-------------------------|----------------------------------------------------------|
| Signal Name | <u>Pin #</u> | <b>Baseboard</b>        | Signal Description                                       |
|             |              | Direction               |                                                          |
| USB_DATp    | <u>A68</u>   | <u>Bi-</u>              | USB 2.0 Differential Pair                                |
| USB_DATn    | <u>A69</u>   | directional             |                                                          |
|             |              |                         | All baseboard implementations shall provide a USB        |
|             |              |                         | connection to the OCP NIC 3.0 connector.                 |
|             |              |                         |                                                          |
|             |              |                         | NIC implementations that require USB shall connect       |
|             |              |                         | the bus to the end point silicon. This pin shall be left |
|             |              |                         | as a no connect if it is not used on the OCP NIC 3.0     |
|             |              |                         | <u>card.</u>                                             |
|             |              |                         |                                                          |
|             |              |                         | The USB pins shall be buffered on the NIC to prevent     |
|             |              |                         | a leakage path into unpowered silicon. The               |
|             |              |                         | USB_ISOLATE# signal may be deasserted when the           |
|             |              |                         | card enters the Aux Power (S5) state.                    |

#### Table 25: Pin Descriptions – USB 2.0





### 3.4.63.4.7 UART Pins

This section provides the pin assignments for the UART interface signals. The UART pins may be used for Smart NIC applications with end point silicon that requires a serial console to the baseboard. An example connection diagram is shown in Figure 80.

### Table 26: Pin Descriptions – MiscellaneousUART

| Signal Name Pi |  | Baseboard<br>Direction | Signal Description |
|----------------|--|------------------------|--------------------|
|----------------|--|------------------------|--------------------|

| UART_TX | B69            | Output | UART Transmit. +3.3V <sub>AUX</sub> signaling levels.                                                                                                                                                                                                                                                                                                           |
|---------|----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                |        | All baseboard implementations shall provide a UART transmit connection to the OCP NIC 3.0 connector.<br>The UART_TX pin shall be buffered to prevent a leakage path into unpowered silicon.                                                                                                                                                                     |
|         |                |        | NIC implementations that require a UART shall<br>connect the UART_TX pin from the OCP NIC 3.0<br>connector to the target silicon UART_RX pin. This pin<br>shall be left as a no connect if it is not used on the<br>OCP NIC 3.0 card.                                                                                                                           |
|         |                |        | The UART TX pin shall be buffered on the NIC to                                                                                                                                                                                                                                                                                                                 |
|         |                |        | prevent a leakage path into unpowered silicon.                                                                                                                                                                                                                                                                                                                  |
| UART_RX | A70 <u>B68</u> | Input  | UART Receive. +3.3V <sub>AUX</sub> signaling levels.                                                                                                                                                                                                                                                                                                            |
|         |                |        | All baseboard implementations shall provide a UART receive connection from the OCP NIC 3.0 connector. The UART_RX pin shall be pulled up to +3.3V <sub>AUX</sub> on the baseboard to prevent erroneous data reception when the OCP NIC 3.0 card is powered off or not present. The UART_RX pin shall buffered to prevent a leakage path into unpowered silicon. |
|         |                |        | NIC implementations that require a UART shall<br>connect the network silicon UART_TX pin to the<br>UART_RX pin on the OCP NIC 3.0 connector. This pin<br>shall be left as a no connect if it is not used on the<br>OCP NIC 3.0 card.                                                                                                                            |
|         |                |        | The UART RX pin shall buffered on the NIC to<br>prevent a leakage path into unpowered silicon. The<br>UART ISOLATE# signal may be deasserted when the<br>card enters the Aux Power (S5) state.                                                                                                                                                                  |

Figure 80: UART Connection Example



## **Supply Pins**

This section provides the pin assignments for the power supply interface signals. The AC/DC specifications are defined in the PCIe CEM Specification, Rev 4.0 and amended in Section 3.10. An example connection diagram is shown in Figure 81.

| Signal Name | Pin #                        | Baseboard | Signal Description                                                                                                                                                                          |
|-------------|------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name | PIN #                        | Direction |                                                                                                                                                                                             |
| GND         | Various                      | GND       | Ground return; a total of 46 ground pins are on the<br>main 140-pin connector area. Additionally, a total of 5<br>ground pins are in the OCP bay area. Refer to Section<br>3.3 for details. |
| +12V_EDGE   | B1, B2,<br>B3, B4,<br>B5, B6 | Power     | +12V main or +12V aux power; total of 6 pins per<br>connector. The +12V_EDGE pins shall be rated to 1.1A<br>per pin with a maximum derated power delivery of<br>80W.                        |
|             |                              |           | The +12V_EDGE power pins shall be within the rail tolerances as defined in Section 3.10 when the PWR_EN pin is driven high by the baseboard.                                                |
|             |                              |           | The OCP NIC 3.0 card may optionally implement a fuse<br>on +12V_EDGE to protect against electrical faults.                                                                                  |
| +3.3V_EDGE  | B11                          | Power     | +3.3V main or +3.3V aux power; total of 1 pin per<br>connector. The +3.3V_EDGE pin shall be rated to 1.1A<br>for a maximum derated power delivery of 3.63W.                                 |
|             |                              |           | The +3.3V_EDGE power pin shall be within the rail tolerances as defined in Section 3.10 when the                                                                                            |
|             |                              |           | PWR_EN pin is driven high by the baseboard.                                                                                                                                                 |
|             |                              |           | The OCP NIC 3.0 card may optionally implement a fuse on +3.3V_EDGE to protect against electrical faults.                                                                                    |
| AUX_PWR_EN  | B12                          | Output    | Aux Power enable. Active high.                                                                                                                                                              |

## Table 27: Pin Descriptions – Power

|             |        | 1      |                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |        |        | This pin indicates that the +12V_EDGE and +3.3V_EDGE power is from the baseboard aux power rails.                                                                                                                                                                                                                                                                                 |
|             |        |        | This signal shall be pulled down to GND through a 10kOhm resistor on the baseboard. This ensures the OCP NIC 3.0 card power is disabled until instructed to turn on by the baseboard.                                                                                                                                                                                             |
|             |        |        | When low, the OCP NIC 3.0 card supplies running on aux power shall be disabled.                                                                                                                                                                                                                                                                                                   |
|             |        |        | When high, the OCP NIC 3.0 card supplies running on aux power shall be enabled.                                                                                                                                                                                                                                                                                                   |
|             |        |        | For OCP NIC 3.0 cards that do not use a separate "main<br>power" domain circuitry (or can operate in a single<br>power domain), the AUX_PWR_EN signal serves as the<br>primary method to enable all the card power supplies.                                                                                                                                                      |
|             |        |        | It is expected that a baseboard will not drive signals<br>other than SMBus and the Scan Chain to the OCP NIC<br>3.0 card when this signal is low.                                                                                                                                                                                                                                 |
| MAIN_PWR_EN | OCP_B2 | Output | Main Power Enable. Active high.                                                                                                                                                                                                                                                                                                                                                   |
|             |        |        | This pin indicates that the +12_EDGE and +3.3V_EDGE<br>power is from the baseboard main power rails.<br>Additionally, this signal notifies the OCP NIC 3.0 card to<br>enable any power supplies that run only in the Main<br>Power Mode.                                                                                                                                          |
|             |        |        | The MAIN_PWR_EN pin is driven by the baseboard.<br>This pin must be implemented on baseboard systems,<br>but may optionally be used by the OCP NIC 3.0 card<br>depending on the end point silicon implementation.<br>Depending on the silicon vendor, end point devices<br>may be able to operate in a single power domain, or<br>may require separate power domains to function. |
|             |        |        | For baseboard implementations, this signal shall be<br>pulled down to GND through a 10kOhm resistor on the<br>baseboard. This ensures the OCP NIC 3.0 card power is<br>disabled until instructed to turn on by the baseboard.                                                                                                                                                     |
|             |        |        | When low, the OCP NIC 3.0 card supplies running on main power shall be disabled.                                                                                                                                                                                                                                                                                                  |

|              | 1      | 1     | 1                                                                                                                                  |                                                                                                                                                         |                                                                                                                                                                                                                                                             |
|--------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |        |       | <b>.</b> .                                                                                                                         | ne OCP NIC 3.0 (<br>hall be enabled                                                                                                                     | card supplies running on                                                                                                                                                                                                                                    |
|              |        |       |                                                                                                                                    |                                                                                                                                                         | onnect for OCP NIC 3.0<br>rate "main power" domair                                                                                                                                                                                                          |
|              |        |       | SVR circuitry.                                                                                                                     | •                                                                                                                                                       | ate manipower domai                                                                                                                                                                                                                                         |
| NIC_PWR_GOOD | OCP_B1 | Input | /                                                                                                                                  |                                                                                                                                                         | . This signal is driven by                                                                                                                                                                                                                                  |
|              |        |       | the OCP NIC 3                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                                                                                             |
|              |        |       | the aux powe                                                                                                                       | - •                                                                                                                                                     | s used to indicate when<br>nain power domain rails<br>nces.                                                                                                                                                                                                 |
|              |        |       | state for pow                                                                                                                      | er up sequencir                                                                                                                                         | pected NIC_PWR_GOOD<br>ng depending on the<br>MAIN_PWR_EN.                                                                                                                                                                                                  |
|              |        |       | AUX_PWR<br>_EN                                                                                                                     | MAIN_PWR<br>_EN                                                                                                                                         | NIC_PWR_GOOD<br>Nominal Steady<br>State Value                                                                                                                                                                                                               |
|              |        |       | 0                                                                                                                                  | 0                                                                                                                                                       | 0                                                                                                                                                                                                                                                           |
|              |        |       | 1                                                                                                                                  | 0                                                                                                                                                       | 1                                                                                                                                                                                                                                                           |
|              |        |       | 0                                                                                                                                  | 1                                                                                                                                                       | Invalid                                                                                                                                                                                                                                                     |
|              |        |       | 1                                                                                                                                  | 1                                                                                                                                                       | 1                                                                                                                                                                                                                                                           |
|              |        |       | diagrams (Fig<br>Where appro<br>Power domai<br>good indication<br>to isolate the<br>example impl<br>When low, th<br>3.0 card power | ure 91 and Figu<br>priate, designs t<br>n should also co<br>on to the NIC_P<br>domains. Refer<br>ementation.<br>is signal shall in<br>er supplies are r | ower down sequencing<br>re 92) for timing details.<br>that have a separate Main<br>onnect to the main power<br>WR_GOOD signal via a FE <sup>-</sup><br>to Figure 81 for an<br>dicate that the OCP NIC<br>not yet within nominal<br>ondition after the power |
|              |        |       | ramp times (T<br>For baseboar<br>platform I/O<br>indication. Th<br>with a 100kO                                                    | T <sub>APL</sub> and T <sub>MPL</sub> ) ha<br>ds, this pin may<br>nub as a NIC po<br>is signal shall bo<br>hm resistor on t                             | •                                                                                                                                                                                                                                                           |

| For OCP NIC 3.0 cards this signal shall indicate the OCP<br>NIC 3.0 card power is "good" for the given power<br>mode. This signal may be implemented by<br>combinatorial logic, a cascaded power good tree or a<br>discrete power good monitor output. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| When high, this signal should be treated as V <sub>REF</sub> is<br>available for NC-SI communications. Refer to timing<br>parameter T4 in the DMTF DSP0222 specification for<br>details.                                                               |

Figure 81: Example Power Supply Topology



## http://opencompute.org

OCP NIC 3.0 baseboards and OCP NIC 3.0 cards support multiple bifurcation combinations. Single socket baseboards with a single or multiple root ports, as well as a multi-socket baseboards with a single or multiple root ports are supported. The bifurcation mechanism also supports OCP NIC 3.0 cards with a single or multiple end points. These features are accomplished via I/O pins on the Primary and Secondary Connector:

- PRSNTA#, PRSNTB[3:0]#. The PRSNTA# pin shall connect to the PRSNTB# pins as a hard coded value on the OCP NIC 3.0 card. The encoding of the PRSNTB[3:0]# pins allows the baseboard to determine the PCIe Links available on the OCP NIC 3.0 card.
- BIF[3:0]#. The BIF# pin states shall be controlled by the baseboard to allow the baseboard to
  override the default end point bifurcation for silicon that support bifurcation. Additional
  combinatorial logic is required and is specific to the card silicon. The combinatorial logic is not
  covered in this specification. The BIF[3:0]# pins may optionally be hardcoded for baseboards
  that do not require a dynamic bifurcation override.

A high level bifurcation connection diagram is shown in Figure 72.

#### 3.5.1 PCIe OCP NIC 3.0 Card to Baseboard Bifurcation Configuration (PRSNTA#, PRSNTB[3:0]#)

The OCP NIC 3.0 card to baseboard configuration mechanism consists of four dual use pins (PRSNTB[3:0]#) on the OCP NIC 3.0 card and a grounded PRSNTA# pin on the baseboard. These pins provide card presence detection as well as mechanism to notify the baseboard of the pre-defined PCIe lane width capabilities. The PRSNTB[3:0]# pins are pulled up to +3.3V\_EDGE on the baseboard and are active low signals. A state of 0b1111 indicates that no card is present in the system. Depending on the capabilities of the OCP NIC 3.0 card, a selection of PRSNTB[3:0]# signals may be strapped to the PRSNTA# signal and is pulled low by the baseboard. The encoding of the PRSTNB[3:0]# bits is shown in Table 28 for x16 and x8 PCIe cards.

#### 3.5.2 PCIe Baseboard to OCP NIC 3.0 Card Bifurcation Configuration (BIF[2:0]#)

Three signals (BIF[2:0]#) are driven by the baseboard to notify requested bifurcation on the OCP NIC 3.0 card silicon. This allows the baseboard to set the lane configuration on the OCP NIC 3.0 card that supports multiple bifurcation options.

For example, a baseboard that has four separate hosts that support a 4 x4 connection, should appropriately drive the BIF[2:0]# pins per Table 28 and indicate to the OCP NIC 3.0 card silicon to setup a 4 x4 configuration.

As previously noted, the BIF[2:0]# signals require additional combinatorial logic to decode the BIF[2:0]# value and appropriately apply it to the end-point silicon. The combinatorial logic is not covered in the specification as its implementation is specific to the vendor silicon used.

#### 3.5.3 PCIe Bifurcation Decoder

The combination of the PRSNTB[3:0]# and BIF[2:0]# pins deterministically sets the PCIe lane width for a given combination of baseboard and OCP NIC 3.0 cards. Table 28 shows the resulting number of PCIe links and its width for known combinations of baseboards and OCP NIC 3.0 cards.

\***Note:** The baseboard must disable PCIe lanes during the initialization phase if the number of detected PCIe links are greater than what is supported on the baseboard to prevent a nondeterministic solution. For example, if the baseboard only supports a 1 x16 connection, and the OCP NIC 3.0 card only supports a 2 x8 connection, the baseboard must disable PCIe lanes 8-15 to prevent any potential LTSSM issues during the discovery phase.

| Other         Theor         Theor <th< th=""><th></th><th></th><th></th><th></th><th></th><th></th><th>1</th><th>Dingle Host</th><th></th><th></th><th>DACE</th><th>Dual Host</th><th>Uluad Host</th><th>nuad nost</th></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                             |                                                       |                           |                                  |                              | 1                           | Dingle Host              |                              |                                                        | DACE  | Dual Host                                 | Uluad Host                                | nuad nost                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------|-------------------------------------------------------|---------------------------|----------------------------------|------------------------------|-----------------------------|--------------------------|------------------------------|--------------------------------------------------------|-------|-------------------------------------------|-------------------------------------------|--------------------------------------------------------|
| International state         Universide         Universide <t< th=""><th></th><th></th><th></th><th></th><th>1Host</th><th>1Host</th><th>1Host</th><th>1 Host</th><th>1 Host</th><th>1 Host</th><th>RSVD</th><th>2 Hosts</th><th>4 Hosts</th><th>4 Hosts</th></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                             |                                                       |                           | 1Host                            | 1Host                        | 1Host                       | 1 Host                   | 1 Host                       | 1 Host                                                 | RSVD  | 2 Hosts                                   | 4 Hosts                                   | 4 Hosts                                                |
| International conditional condi |          |                             |                                                       |                           | 1 Upstream Socket                | 1 Upstream Socket            | 1 Upstream Socket           | Z Upstream Sockets       | 4 Upstream Sockets           | 4 Sockets<br>(1 Socket per Host)<br>First 8 PCIe lanes | RSVD  | 2 Upstream Sockets<br>(1 Socket per Host) | 4 Upstream Sockets<br>(1 Socket per Host) | 4 Sockets<br>(1 Socket per Host)<br>First 8 PCle lanes |
| International problem         Internation problem         International problem         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | Network Care<br>Supported P | d -<br>'Cle Configurations                            | Total PCIe Links          | 1Link<br>(No Bifurcation)        | 1 or 2 Links                 | 1, 2, or 4 Links            | 2 Links                  | 4 Links                      | 4 x2 links                                             | BSVD  | 2 Links                                   | 4 Links                                   | 4 x2 links                                             |
| Image: constraint of the  |          |                             |                                                       |                           |                                  | 1x16, 1x8, 1x4, 1x2, 1x1     |                             |                          |                              |                                                        | BSVD  |                                           |                                           |                                                        |
| Matrix         Matrix<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                             |                                                       |                           |                                  | 2x8,2x4,2x2,2x1              | 2x8,2x4,2x2,2x1             | 2x8,2x4,2x2,2x1          |                              |                                                        |       | 2 x8, 2 x4, 2 x2, 2 x1                    |                                           |                                                        |
| Image: constraint of the second part (constraint)         Decision (constraint) <thdecision (constraint)<="" th="">         Decision (constraint)         Decisi</thdecision>                                                                                                                                                                                                                                                                                                                                                                                                                                                         | linimum  |                             |                                                       |                           |                                  |                              | 4x4,4x2,4x1                 |                          | 4 x4, 4 x2, 4x1              | 4×2,4×1                                                |       |                                           | 4x4,4x2,4x1                               | 4x2,4x1                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | lequired |                             |                                                       | System Encoding BiF[2:0]# | 0000                             | 00090                        | 0000                        | 06001                    | 0P010                        | 06011                                                  | 06100 | 06101                                     | 06110                                     | 0b111                                                  |
| Michaeline         Obstant Calibration         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ard      | Card Short<br>Name          | Supported Bifurcation<br>Modes                        | Add-in-Card Encoding      |                                  |                              |                             |                          |                              |                                                        |       |                                           |                                           |                                                        |
| 10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10         10<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                             | Card Not Present                                      |                           | RSVD - Card not present in       | T the sustem                 |                             |                          |                              |                                                        |       |                                           |                                           |                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                             | 1.0                                                   |                           | 1×8                              | 1x8                          | 1%                          | 1×8                      | 1x4                          | 1x2                                                    |       | 1x8                                       | 1x4                                       | 1x2                                                    |
| (m)         (m) <td></td> <td>1x6 Option A</td> <td>-</td> <th></th> <td></td> <td></td> <td></td> <td>(Socket 0 only)</td> <td>(Socket 0 only)</td> <td>(Socket 0 only)</td> <td></td> <td>(Host 0 only)</td> <td>(Host 0 only)</td> <td>(Host 0 only)</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          | 1x6 Option A                | -                                                     |                           |                                  |                              |                             | (Socket 0 only)          | (Socket 0 only)              | (Socket 0 only)                                        |       | (Host 0 only)                             | (Host 0 only)                             | (Host 0 only)                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0        | 1x4                         | 1x4, 1x2, 1x1                                         | 061110                    | 1×4                              | 1x4                          | 4                           | 1x4<br>(Socket 0 only)   | 1x4<br>(Socket 0 only)       | 1x2<br>(Socket 0 only)                                 |       | 1x4<br>(Host 0 only)                      | 1x4<br>(Host 0 only)                      | 1x2<br>(Host 0 only)                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0        | 1×2                         | 1x2, 1x1                                              | 061110                    | 1*2                              | 1×2                          | Ş.                          | 1x2<br>(Socket 0 only)   | 1x2<br>(Socket 0 only)       | 1x2<br>(Socket 0 only)                                 | •     | 1x2<br>(Host 0 only)                      | 1x2<br>(Host 0 only)                      | 1×2<br>(Host 0 only)                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0        | ž                           | 1 <sub>M</sub> 1                                      | 061110                    | 12                               | 141                          | P.                          | 1x1<br>(Socket 0 only)   | 1x1<br>(Socket 0 only)       | 1x1<br>(Socket 0 only)                                 |       | 1x1<br>(Host 0 only)                      | 1x1<br>(Host 0 only)                      | 1s1<br>(Host 0 only)                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0        | 1×8 Option B                | 1x8,1x4,1x2,1x1<br>2x4,2x2,2x1                        | 061101                    | 1×8                              | 1:48                         | \$                          | 1×8<br>(Socket 0 only)   | 2x4                          | 2×2<br>(Socket 0 & 2 only)                             | 1     | 1x8<br>(Host 0 only)                      | 2 ×4                                      | 2 x 2<br>(Host 0 & 2 only)                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0        | 2 ×8 Option B               |                                                       | 061101                    | 1×8*                             | 2 x8                         | 2,48                        | 2×8                      | 4×4                          | 2 x2<br>(Socket 0 & 2 only)                            |       | 2×8                                       | 4 x4                                      | 2x2<br>(Host 0 8:2 only)                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0        | 1×8 Dotion D                | 1x8, 1x4<br>2 x4,<br>4 x2 (First 8 Janues), 4 x1      | 061100                    | 1x8                              | 1x8                          | 8%1                         | 1x8<br>(Socket 0 only)   | 2 x4                         | 4x2                                                    | 1     | 1x8<br>(Host 0 only)                      | 2 x4                                      | 4 42                                                   |
| R500         R501         R501 <th< td=""><td>0</td><td>1×16 Option D</td><td>1x16,1x8,1x4<br/>2x8,2x4,<br/>4x4,4x2(First 8lanes),4x1</td><th>061100</th><td>1×16</td><td>1×16</td><td>1×16</td><td>2x8</td><td>4 x4</td><td>4 ×2</td><td></td><td>2 x8</td><td>4 м4</td><td>4 ×2</td></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0        | 1×16 Option D               | 1x16,1x8,1x4<br>2x8,2x4,<br>4x4,4x2(First 8lanes),4x1 | 061100                    | 1×16                             | 1×16                         | 1×16                        | 2x8                      | 4 x4                         | 4 ×2                                                   |       | 2 x8                                      | 4 м4                                      | 4 ×2                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Γ        | RSVD                        | RSVD                                                  | 061011                    | RSVD - The encoding of $\hat{0}$ | 1b1011 is reserved due to it | nsufficient spacing betweet | in PRSNTA and PRSNTB2    | pin to provide positive card | lidentification.                                       |       |                                           |                                           |                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0        | 2.44                        | 2 x4, 2 x2, 2 x1<br>1 x4, 1 x2, 1 x1                  |                           | 144                              | 1x4                          | 2 м4                        | 1x4<br>(Socket 0 only)   | 2 N4                         | 2 x2<br>(Socket 0 & 2 only)                            |       | 1x4<br>(Host 0 only)                      | 2 M4                                      | 2 x/2<br>(Host 0 & Tonly)                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                             | 4 x2 (First 8 lanes), 4 x1<br>2 u2 2 u1               | 001001                    | 1x2                              | 1x2                          | 242                         | 1x2<br>(Soches Donlid)   | 2 H2                         | 4x2                                                    | •     | 1x2<br>Disenfronded                       | 2,42                                      | 4×2                                                    |
| R500         R500 <th< td=""><td></td><td>4×2</td><td>1x2, 1x1</td><th></th><td>_</td><td></td><td></td><td>(de la company)</td><td></td><td></td><td></td><td>(despective of</td><td></td><td></td></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          | 4×2                         | 1x2, 1x1                                              |                           | _                                |                              |                             | (de la company)          |                              |                                                        |       | (despective of                            |                                           |                                                        |
| NB (Mai)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          | RSVD                        | RSVD for future x8 encoding                           | 061000                    |                                  |                              |                             |                          |                              |                                                        |       |                                           |                                           |                                                        |
| 2.6.26x1         00:10         16°         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66         2.66                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0        | 1x16 Option A               |                                                       | 060111                    | 1x16                             | 1×16                         | 1x16                        | 1x8<br>(Socket 0 only)   | 1x4<br>(Socket 0 only)       | 1x2<br>(Socket 0 only)                                 | •     | 1x8<br>(Host 0 only)                      | 1x4<br>(Host 0 only)                      | 1x2<br>(Host 0 only)                                   |
| InflOrmond         Description         Description <thdescription< th=""> <thdescription< th=""></thdescription<></thdescription<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0        | 2 x8 Option A               |                                                       | 000110                    | 1×8*                             | 2 ×8                         | 2×8                         | 2×8                      | 2x4<br>(Socket 0&2 only)     | 2 x2<br>(Sooket 0 & 2 only)                            | 1     | 2×8                                       | 2 x4<br>[Host 0 & 2 only]                 | 1x2<br>(Host 0& Lonly)                                 |
| Interprete         Case 2.4.2.4.1         Geome         Turb         Case 2.4.2.4.1         Case 2.4.4.1         Case                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          | 1×16 Option B               | 1x16,1x8,1x4,1x2,1x1<br>2x8,2x4,2x2,2x1               | 060101                    | 1x16                             | 1×16                         | 1x16                        | 2×8                      | 2 x4<br>(Socket 0 & 2 only)  | 1x2<br>(Socket 0 only)                                 | •     | 2×8                                       | 2 x4<br>(Host 0 & 2 only)                 | 2x2<br>(Host 0& Tonly)                                 |
| 444         442         641         D5001         114°         2 Add         444         2 Add         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444         444                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | 1×16 Option C               |                                                       | 060100                    | 1x16                             | 1×16                         | 1x16                        | 2%8                      | 4 x4                         | 2 x2<br>(Socket 0 & 2 only)                            |       | 2 x8                                      | 4 x4                                      | 2 x/2<br>(Host 0 & Tonly)                              |
| RS-00         RS-00 <th< td=""><td></td><td>4</td><td>4 x4, 4 x2, 4 x1</td><th>060011</th><td>1×4*</td><td>2 14</td><td>4 x4</td><td>2x4<br/>(EP 0 and 2 only)</td><td>4 x4</td><td>4 x2<br/>(Sooket 0 &amp; 2 only)</td><td>1</td><td>2 x4<br/>(EP 0 and 2 only)</td><td>4 x4</td><td>4 x2<br/>(Host 0 &amp; 1 only)</td></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | 4                           | 4 x4, 4 x2, 4 x1                                      | 060011                    | 1×4*                             | 2 14                         | 4 x4                        | 2x4<br>(EP 0 and 2 only) | 4 x4                         | 4 x2<br>(Sooket 0 & 2 only)                            | 1     | 2 x4<br>(EP 0 and 2 only)                 | 4 x4                                      | 4 x2<br>(Host 0 & 1 only)                              |
| FSU         FSU         FSU         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C </td <td></td> <td></td> <td></td> <th>060010</th> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>,</td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                             |                                                       | 060010                    |                                  |                              |                             |                          |                              |                                                        | ,     |                                           |                                           |                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Τ        |                             |                                                       | 00001                     |                                  |                              | ,                           | '                        |                              | '                                                      | ,     | '                                         |                                           |                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                             |                                                       | 00000                     |                                  |                              |                             |                          |                              |                                                        |       |                                           |                                           |                                                        |

Table 28: PCIe Bifurcation Decoder for x16 and x8 Card Widths

#### 3.5.4 Bifurcation Detection Flow

The following detection flow shall be used to determine the resulting link count and lane width based on the baseboard and OCP NIC 3.0 card configurations.

- 1. The baseboard shall read the state of the PRSNTB[3:0]# pins. An OCP NIC 3.0 card is present in the system if the resulting value is not 0b1111.
- 2. Firmware determines the OCP NIC 3.0 card PCIe lane width capabilities per Table 28 by reading the PRSNTB[3:0]# pins.
- 3. The baseboard reconfigures the PCIe bifurcation on its ports to match the highest common lane width and lowest common link count on the card.
- 4. For cases where the baseboard request a link count override (such as requesting a 4-host baseboard requesting 4 x4 operation on a supported card that would otherwise default to a 2 x8 case), the BIF[0:2]# pins shall be asserted as appropriate. Asserting the BIF[0:2]# pins assumes the OCP NIC 3.0 card supports the requested link override.
- 5. The BIF[0:2]# pins must be in their valid states upon the assertion of AUX\_PWR\_EN.
- 6. AUX\_PWR\_EN is asserted. An OCP NIC 3.0 card is allowed a max ramp time T<sub>APL</sub> between AUX\_PWR\_EN assertion and NIC\_PWR\_GOOD assertion.
- MAIN\_PWR\_EN is asserted. An OP NIC 3.0 card is allowed a max ramp time T<sub>MPL</sub> between MAIN\_PWR\_EN assertion and NIC\_PWR\_GOOD reassertion. For cards that do not have a separate AUX and MAIN power domain, this state is an unconditional transition to NIC\_PWR\_GOOD
- 8. The PCIe REFCLK shall become valid a minimum of 100µs before the deassertion of PERST#.
- PERST# shall be deasserted >1s after NIC\_PWR\_GOOD assertion as defined in Figure 91. Refer to Section 3.12 for timing details.

#### 3.5.5 PCIe Bifurcation Examples

For illustrative purposes, the following figures show several common bifurcation permutations.

#### 3.5.5.1 Single Host (1 x16) Baseboard with a 1 x16 OCP NIC 3.0 Card (Single Controller)

Figure 82 illustrates a single host baseboard that supports x16 with a single controller OCP NIC 3.0 card that also supports x16. The PRSTNB[3:0]# state is 0b0111. The BIF[2:0]# state is 0b000 as there is no need to instruct the end-point network controller to a specific bifurcation. The PRSNTB encoding notifies the baseboard that this card is only capable of 1 x16. The single host baseboard determines that it is also capable of supporting 1 x16. The resulting link width is 1 x16.





#### 3.5.5.2 Single Host (2 x8) Baseboard with a 2 x8 OCP NIC 3.0 Card (Dual Controllers)

Figure 83 illustrates a single host baseboard that supports 2 x8 with a single controller OCP NIC 3.0 card that also supports 2 x8 with dual controllers. The PRSTNB[3:0]# state is 0b0110. The BIF[2:0]# state is 0b111 as there is no need to instruct the end-point network controllers to a specific bifurcation. The PRSNTB encoding notifies the baseboard that this card is only capable of 2 x8. The single host baseboard determines that it is also capable of supporting 2 x8. The resulting link width is 2 x8.



Figure 83: Single Host (2 x8) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)

#### 3.5.5.3 Quad Host (4 x4) Baseboard with a 4 x4 OCP NIC 3.0 Card (Single Controller)

Figure 84 illustrates a quad host baseboard that supports 4 x4 with a single controller OCP NIC 3.0 card that supports 1 x16, 2 x8 and 4 x4. The PRSTNB[3:0]# state is 0b0011. The BIF[2:0]# state is 0b101 as the end point network controller is forced to bifurcate to 4 x4. The PRSNTB encoding notifies the baseboard that this card is only capable of 1 x16, 2 x8 and 4 x4. The quad host baseboard determines that it is also capable of supporting 4 x4. The resulting link width is 4 x4.





### 3.5.5.4 Quad Host (4 x4) Baseboard with a 4 x4 OCP NIC 3.0 Card (Quad Controllers)

Figure 85 illustrates a quad host baseboard that supports 4 x4 with a quad controller OCP NIC 3.0 card that supports 4 x4. The PRSTNB[3:0]# state is 0b0011. The BIF[2:0]# state is 0b111 as there is no need to instruct the end-point network controllers to a specific bifurcation. The PRSNTB encoding notifies the baseboard that this card is only capable of 4 x4. The quad host baseboard determines that it is also capable of supporting 4 x4. The resulting link width is 4 x4.



Figure 85: Quad Hosts (4 x4) and 4 x4 OCP NIC 3.0 Card (Quad Controllers)

**3.5.5.5** Single Host (1 x16, no Bifurcation) Baseboard with a 2 x8 OCP NIC 3.0 Card (Dual Controller) Figure 86 illustrates a single host baseboard that supports 1 x16 with a dual controller OCP NIC 3.0 card that supports 2 x8. The PRSTNB[3:0]# state is 0b0110. The BIF[2:0]# state is 0b111 as there is no need to instruct the end-point network controllers to a specific bifurcation. The PRSNTB encoding notifies the baseboard that this card is only capable of 2 x8. The quad host baseboard determines that it is capable of 1x 16, but down shifts to 1 x8. The resulting link width is 1 x8 and only on endpoint 0.



Figure 86: Single Host with no Bifurcation (1 x16) and 2 x8 OCP NIC 3.0 Card (Dual Controllers)

# 3.6 PCIe Clocking Topology

The OCP NIC 3.0 specification allows for up to four PCIe REFCLKs on the Primary Connector and up to two PCIe REFCLKs on the Secondary Connector. In general, the association of each REFCLK is based on the PCIe Link number on a per connector basis and is shown in Table 29. Cards that implement both the Primary and Secondary Connectors have a total of up to 6 REFCLKs.

## Table 29: PCIe Clock Associations

| <b>REFCLK #</b> | Description                    | Availability (Connector)          |
|-----------------|--------------------------------|-----------------------------------|
| REFCLKO         | REFCLK associated with Link 0. | Primary and Secondary Connectors. |
| REFCLK1         | REFCLK associated with Link 1. | Primary and Secondary Connectors. |
| REFCLK2         | REFCLK associated with Link 2. | Primary Connector only.           |
| REFCLK3         | REFCLK associated with Link 3. | Primary Connector only.           |

For each OCP NIC 3.0 card, the following REFCLK connection rules must be followed:

- For a 1 x16 capable OCP NIC 3.0 card, REFCLK0 shall be used for lanes [0:15].
- For a 2 x8 capable OCP NIC 3.0 card, REFCLKO shall be used for lanes [0:7] and REFCLK1 shall be used for lanes [8:15].
  - For a 4 x4 capable OCP NIC 3.0 card, REFCLKO shall be used for lanes [0:3], REFCLK1 shall be used for lanes [4:7], REFCLK2 shall be used for lanes [8:11] and REFCLK3 shall be used for lanes [12:15]. Pins for REFCLK2 and REFCLK3 are located on the 28-pin OCP bay.







Figure 88: PCIe Interface Connections for a 4 x4 OCP NIC 3.0 Card

# 3.7 PCIe Bifurcation Results and REFCLK Mapping

For the cases where the baseboard and OCP NIC 3.0 card bifurcation are permissible, this section enumerates all of the supported PCIe link, lane and REFCLK mappings for each supported configuration. The bifurcation decoder is shown in Section 3.5.3.

|                 |                                                                      |                |       | 1010710111011101110101 |          |        |                          | F                       |                                                                                        | 2                                        |                         |              |               | n<br>n<br>n    |                              |                     |                            | ed Latte               |                |                                               |
|-----------------|----------------------------------------------------------------------|----------------|-------|------------------------|----------|--------|--------------------------|-------------------------|----------------------------------------------------------------------------------------|------------------------------------------|-------------------------|--------------|---------------|----------------|------------------------------|---------------------|----------------------------|------------------------|----------------|-----------------------------------------------|
| Fin Card Short  |                                                                      | Fooding        |       |                        | Instream | BIF    |                          |                         |                                                                                        |                                          |                         |              |               |                |                              |                     |                            |                        |                |                                               |
|                 | Modes                                                                | PRSNTB[3:0]#   | Host  | Upstream Devices       | Links    | [2:0]  | Resulting Link Ln 0 Ln 1 | Ln 0                    | n 1 Lu                                                                                 | 12 Ln                                    | Ln2 Ln3 Ln4 Ln5 Ln6 Ln7 | Ln 5         | Ln 6          | Ln 7           | - 18 L                       | n 9<br>L            | -10 Lu                     | 11 Ln 12               | : Ln 13        | Ln 8 Ln 9 Ln 10 Ln 11 Ln 12 Ln 13 Ln 14 Ln 15 |
| Not Present     | Card Not Present                                                     | 061111         | 1Host | 1Upstream Socket       | 1Link    | 00090  |                          |                         |                                                                                        |                                          |                         |              |               |                |                              |                     |                            |                        |                |                                               |
| 1×8 Option A    | 1x8,1x4,1x2,1x1                                                      | 0b1110         | 1Host | 1 Upstream Socket      | 1 Link   | 000d0  | 1×8                      | <br>                    | ۲ ۲<br>۲-۱                                                                             | Lk0, Lk0,<br>Ln2 Ln3                     | 0, Lk0,<br>3 Ln4        | LL C (       | L KO          | Lk 0,          |                              |                     |                            |                        |                |                                               |
| 1:4             | 1x4,1x2,1x1                                                          | 0b1110         | 1Host | 1Upstream Socket       | 1Link    | 00000  | 1x4                      | ско<br>1 – –            | 5,<br>5,<br>7,<br>7,<br>7,<br>7,<br>7,<br>7,<br>7,<br>7,<br>7,<br>7,<br>7,<br>7,<br>7, | Lk0, Lk0,<br>Ln2 Ln3                     | d P                     |              |               |                |                              |                     |                            |                        |                |                                               |
| 1×2             | 1x2,1x1                                                              | 0b1110         | 1Host | 1Upstream Socket       | 1Link    | 00000  | 1x2                      | ско<br>1 – –            | لد (،<br>1 - 1                                                                         |                                          |                         |              |               |                |                              |                     |                            |                        |                |                                               |
| 1×1             | 141                                                                  | 0b1 <b>110</b> | 1Host | 1Upstream Socket       | 1 Link   | 0P000  | 141                      | с, с                    |                                                                                        |                                          |                         |              |               |                |                              |                     |                            |                        |                |                                               |
| tion B          | 1x8.1x4,1x2,1x1<br>1x8.0ption.B 2x4,2x2,2x1                          | 061101         | 1Host | 1 Upstream Socket      | 1Link    | 0P000  | 1x8                      | гко, г<br>гко, г        | لد)<br>لہا<br>د                                                                        | Lh L | 0, LkO,<br>3 Ln4        | Lh 5<br>Lh 5 | Lk 0,<br>Ln 6 | Lk 0,<br>Ln 7, | -<br>무                       | н<br>Н              | 무                          | 면                      | 무              | 모                                             |
| otion B         | 2x8,2x4,2x2,2x1<br>2x8DptionB 4x4,4x2,4x1                            | 061101         | 1Host | 1 Upstream Socket      | 1 Link   | 09900  | 1×8*                     | <br>רי<br>רי            | ۲ ۲<br>۲- ۲                                                                            | Lk0, Lk0,<br>Ln2 Ln3                     | 0<br>Lh4<br>3           | Lk O,        | цко<br>Ч      | ۲, c,<br>L, d, | -<br>모                       | н<br>Н              | 모모                         | 모                      | 무              | 모                                             |
| otion D         | 1x8,1x4<br>2x4,<br>1x8 Option D 4x2 (First 8 lanes),4x1              | 0611 <b>00</b> | 1Host | 1Upstream Socket       | 1Link    | 00090  | 1×8                      | <br><br>                | ۲ ۲<br>۲-۲                                                                             | Lk0, Lk0,<br>Ln2 Ln3                     | 0, Lk0,<br>3 Ln4        | ς<br>Γ, ο    | Lk0,<br>Ln6   | Lh 7<br>Lh 7   |                              |                     |                            |                        |                |                                               |
| 4C 1x16Option D | 1x16_1x8,1x4<br>2x8,2x4,<br>1x16_Dption D 4x4,4x2(First 8lanes),4x1  | 0b1100         | 1Host | 1 Upstream Socket      | 1Link    | 00090  | 1x16                     | гчо, г<br>гко, г        | ۲۲<br>۲۹۱<br>۲۹۱                                                                       | Lk0, Lk0,<br>Ln2 Ln3                     | 0 Lk0<br>3 Ln4          | Lh 5<br>Lh 5 | Lk0,<br>Ln6   | Lh 7<br>Lh 7   | L Brus<br>L Brus<br>L L Brus | LN LKO, LK          | Lk0, Lk0,<br>Ln10 Ln11     | Lk0, Lk0,<br>Ln11 Ln12 | Lk0,<br>Ln13   | Lk0, Lk0,<br>Ln14 Ln15                        |
|                 | RSVD                                                                 | 061011         | 1Host | 1 Upstream Socket      | 1Link    | 00090  |                          |                         |                                                                                        |                                          |                         |              |               |                |                              |                     |                            |                        |                |                                               |
| 2.×4            | 2 H4, 2 H2, 2 H1<br>1 H4, 1 H2, 1 H1                                 | 061010         | 1Host | 1 Upstream Socket      | 1Link    | 00090  | 1x4                      | цко,<br>г               | ۲, ۲<br>۲- ۲<br>۲                                                                      | Lk0, Lk0,<br>Ln2 Ln3                     | 60                      |              |               |                |                              |                     |                            |                        |                |                                               |
| 4 x2            | 4 k2 (First 8 lanes), 4 k1<br>2 k2, 2 k1<br>1 k2, 1 k1               | 0b1001         | 1Host | 1 Upstream Socket      | 1 Link   | 00090  | 1x2                      | <br><br><br><br>        | с, с,                                                                                  |                                          |                         |              |               |                |                              |                     |                            |                        |                |                                               |
|                 | RSVD for future x8 encoding                                          | 061000         | 1Host | 1Upstream Socket       | 1Link    | 00090  |                          |                         |                                                                                        |                                          |                         |              |               |                |                              |                     |                            |                        |                |                                               |
| 1×16 Option A   | 1x16,1x8,1x4,1x2,1x1                                                 | 060111         | 1Host | 1Upstream Socket       | 1 Link   | 00000  | 1x16                     | <br><br>                | ۲ (۲<br>۲ – ۲                                                                          | Lk0, Lk0,<br>Ln2 Ln3                     | 0<br>L K 0<br>3 C       | μ<br>L C Ο   | ско<br>Г      | ر<br>ا د<br>ا  | - г<br>г 8<br>г 2            | н<br>гч<br>гч<br>гч | Lk0, Lk0,<br>Ln10 Ln11     | 0, Lk0,<br>11 Ln12     | ЦК 0,<br>L5 13 | Lk0, Lk0,<br>Ln14 Ln15                        |
| 2 ×8 Option A   | 2 k8, 2 k4, 2 k2, 2 k1                                               | 0b0110         | 1Host | 1 Upstream Socket      | 1 Link   | 000q0  | 1×8"                     | гко, г<br>гко, г        | Lk0, Lk                                                                                | Ln2 Ln3<br>Ln2 Lk0,                      | 0, Lk0,<br>3 Ln4        | Lh 5<br>Lh 5 | Lk 0,<br>Ln 6 | Lk 0,<br>Ln 7, | -<br>무                       | 모                   | 무                          | 모                      | 무              | 머머                                            |
| ption B         | 1x16 Dption B 2x8, 2x4, 2x2, 2x1<br>1x16 Dption B 2x8, 2x4, 2x2, 2x1 | 060101         | 1Host | 1 Upstream Socket      | 1 Link   | 000d0  | 1×16                     | _                       |                                                                                        |                                          | _                       |              |               |                | Lk0, L<br>Ln8 L              |                     |                            |                        | Lk 0,<br>Ln 13 | Lk 0,<br>Ln 14                                |
| ption C         | 1x16,1x8,1x4<br>2x8,2x4,2x2,2x1<br>1x16 Option C 4x4,4x2,4x1         | 060100         | 1Host | 1 Upstream Socket      | 1Link    | 00090  | 1x16                     | н с<br>С<br>Р<br>С<br>Р | ۲,<br>۲,<br>۲,                                                                         | Lk0, Lk0,<br>Ln2 Ln3                     | 0<br>7 Lk 0<br>9 L k 0  | Lh 5<br>Lh 5 | Lk0,<br>Ln6   | ۲, ko          | г г<br>г 80<br>г 20          | 140<br>140<br>140   | Lk 0, Lk 0,<br>Lh 10 Lh 11 | 0<br>LH 12<br>H        | Lk 0,<br>Ln 13 | Lk 0, Lk 0,<br>Ln 14 Ln 15                    |
| 4 ×4            | 4 H4, 4 H2, 4 H1                                                     | 060011         | 1Host | 1 Upstream Socket      | 1 Link   | 0P000  | 1×4*                     | Lk0, L                  | Lk0, Lk<br>Ln1 Lr                                                                      | Lk0, Lk0,<br>Ln2 Ln3                     | Η                       | 모            | 무             | 묘              | -<br>모                       | н<br>П              | 머머                         | 머                      | НО             | 면                                             |
|                 | DASH                                                                 | 000010         | 1Host | 1 Upstream Socket      | 1 Link   | 00090  |                          |                         |                                                                                        | _                                        |                         |              |               |                |                              | _                   |                            | _                      |                |                                               |
|                 | RSVD                                                                 | 06001          | 1Host | 1Upstream Socket       | 1Link    | 00000  |                          |                         |                                                                                        |                                          |                         |              |               |                |                              |                     |                            |                        |                |                                               |
| RSVD RSVD       | RSVD                                                                 | 000000         | 1Host | 1 Upstream Socket      | 1Link    | 000000 |                          |                         |                                                                                        | $\vdash$                                 |                         |              |               |                |                              |                     | $\vdash$                   |                        |                |                                               |

Table 30: Bifurcation for Single Host, Single Socket and Single Upstream Link (BIF[2:0]#=0b000)

| LK0. LK0. LK0. LK0. LK0. LK0. LK0. LK0.                        |
|----------------------------------------------------------------|
| Lk0, Lk0, Lk0,<br>Ln1 Ln2 Ln3<br>Lk0, Lk0, Lk0,<br>Ln1 Ln2 Ln3 |
| Lk0, Lk0,<br>Ln1 Ln2                                           |
|                                                                |
| Lk0, Lk0,<br>Ln0 Ln1                                           |
| Lk0,                                                           |
| Lk0, Lk0, Lk0, Lk0, Lk0,<br>Ln0 Ln1 Ln2 Ln3 Ln4                |
| Lk0, Lk0, Lk0,<br>Ln1 Ln2 Ln3                                  |
| LLO LLO LLO LLO LLO LLO LLO                                    |
| Lk0, Lk0, Lk0, Lk0, Lk0,<br>Ln0 Ln1 Ln2 Ln3 Ln4                |
|                                                                |
|                                                                |
| Lk0, Lk0,<br>Ln1                                               |
|                                                                |
| Lk0, Lk0, Lk0,<br>Ln1 Ln2 Ln3                                  |
| Lk0, Lk0, Lk0, Lk0, Lk0,<br>Ln0 Ln1 Ln2 Ln3 Ln4                |
| Lk0, Lk0, Lk0,<br>Ln1 Ln2 Ln3                                  |
| Lk0, Lk0, Lk0, Lk0, Lk0,<br>Ln0 Ln1 Ln2 Ln3 Ln4                |
| Lk0, Lk0, Lk0, Lk0, HD<br>Ln0 Ln1 Ln2 Ln3                      |
|                                                                |
|                                                                |
|                                                                |

Table 31: Bifurcation for Single Host, Single Socket and Single/Dual Upstream Links (BIF[2:0]#=0b000)

|                                                                           | _           |                                                                  |                       |                        |                    |                     |                     |                    | _                   | =[2:0                      |                  |                                                                  | u                | 000                                         | J)                                              |              | _                                |                             |                                       |                                 |                                     |                  | _                  |                    |                  |
|---------------------------------------------------------------------------|-------------|------------------------------------------------------------------|-----------------------|------------------------|--------------------|---------------------|---------------------|--------------------|---------------------|----------------------------|------------------|------------------------------------------------------------------|------------------|---------------------------------------------|-------------------------------------------------|--------------|----------------------------------|-----------------------------|---------------------------------------|---------------------------------|-------------------------------------|------------------|--------------------|--------------------|------------------|
|                                                                           |             | Lett Let2 Let3 Let4 Let5                                         | 2                     |                        |                    |                     |                     | 모                  | ь,<br>1,<br>1,      |                            | t ko             | 5                                                                |                  |                                             |                                                 |              |                                  | с, 15<br>С, 15              | 5 F                                   | 5 K<br>12 C                     | С, 5<br>Г (,                        | Lk3,<br>Lh3      |                    |                    |                  |
|                                                                           |             | bi di                                                            |                       |                        |                    |                     |                     | 모                  | Lk1<br>Ln6          |                            | Lk 0,            |                                                                  |                  |                                             |                                                 |              |                                  | , t<br>L L                  | Lk 1<br>L 6                           | Lk0,<br>Ln ⊭                    | Lk 0,<br>Ln 14                      | Lk3,<br>Le2      | 1                  |                    |                  |
|                                                                           |             | l n 13                                                           | 2                     |                        |                    |                     |                     | 모                  | Lk 1.<br>Ln 5       |                            | Lk 0,            | Ln 13                                                            |                  |                                             |                                                 |              |                                  | Lk 0,<br>Ln 13              | Lk1<br>Ln5                            | ско<br>13<br>13                 | Lk 0,<br>Ln 13                      | Lk3,<br>Le1      |                    | Ι                  |                  |
| ane                                                                       |             | 1 - 12                                                           | 2                     |                        |                    |                     |                     | 모                  | ь<br>1, 1           |                            | Lk 0             | 2                                                                |                  |                                             |                                                 |              |                                  | Lk 0,<br>L1 20              | Lk 1<br>Ln 4                          | Lk 0,<br>L1 12                  | LK 0,<br>LH 12                      | Lk 3,<br>L = 0   | 2                  |                    |                  |
| isabled                                                                   |             | H el                                                             |                       |                        |                    |                     |                     | 모                  | цк 1<br>Г (1        |                            | Lk 0, H          |                                                                  |                  |                                             |                                                 |              |                                  | с, н<br>г ц                 | Lk 1.<br>Lh 3                         | L, L,                           | L, L,                               | Lk 2,<br>Ln 3    | 2                  | T                  |                  |
| · Host D                                                                  |             | 01 01 01 01                                                      | 2                     |                        |                    |                     |                     | 모                  | Lk 1<br>Ln 2        |                            | нко<br>Нко       | 2                                                                |                  |                                             |                                                 |              |                                  | ب<br>1 (ب                   | Lk 1<br>Lh 2                          | ц<br>Ч<br>С<br>С<br>С<br>С<br>С | 9 C<br>1 C                          | Lk2,<br>Ln2      | 1                  | T                  |                  |
| 0H X0                                                                     |             | 6<br>-                                                           | 2                     |                        |                    |                     |                     | 모                  | Ц<br>Ч              |                            | Lk 0,            | n<br>S                                                           |                  |                                             |                                                 |              |                                  | цко,<br>гра                 | ск1<br>Г 1                            | с)<br>ГЧ<br>С                   | гко<br>гча                          | Lk2,<br>Le1      |                    | T                  |                  |
| -k0/Ln                                                                    |             | 8 4                                                              |                       |                        |                    |                     |                     | 모                  | ۲<br>۲              |                            | Lk 0             | 2<br>L                                                           |                  |                                             |                                                 |              |                                  | гко,<br>гко                 | ۲, L<br>۲, L                          | цко<br>г                        | гко<br>гчо                          | Lk2,<br>Le0      |                    | T                  |                  |
| ne (e.g.                                                                  |             | 1 n 7                                                            |                       | ۲, رو<br>۲             |                    |                     |                     | ۲, c<br>۲          | Lk 0,<br>Ln 7       | Ln 7<br>Ln 7               | Lk 0,            | S                                                                |                  | ск 1<br>г 1                                 |                                                 |              |                                  | ۲, د<br>۲, ۲                | Lk 0,<br>Ln 7                         | ۲,<br>۲, ۲,                     | Ľk0<br>ĽЧ                           | Lk1<br>L v 1     |                    | T                  |                  |
| Link/Lar                                                                  |             | 9                                                                |                       | ско<br>г               |                    |                     |                     | ۲ ()<br>۲ ()       | Lk 0,<br>Lh 6       | Lh 6<br>Lh 6               | Lk 0             | ŝ                                                                |                  | ۲4<br>۲3                                    |                                                 |              |                                  | ско,<br>гьо,                | Lk 0,<br>Lh 6                         | с, в<br>Г К О                   | ско,<br>гь 6                        | Lk1              | 4                  | T                  | T                |
| own as                                                                    |             | 5                                                                | 2                     | с, с<br>L С, О         |                    |                     |                     | с, с<br>Г С,       | Lh C,<br>Lh S,      | Lh 5<br>Lh 5               | ί μ<br>ΓK Ο      | ŝ                                                                |                  | 5<br>1<br>1                                 | 5                                               |              |                                  | L KO                        | LL C,                                 | L LK O                          | L C O                               | LK1              |                    | T                  | T                |
| Key: Cells shown as Link/Lane (e.g. Lk 0 / Ln 0); HD = Host Disabled Lane |             |                                                                  |                       | L ()<br>4 ()           |                    |                     |                     | L ()<br>L ()       | _                   | Lh 4<br>Lh 4               | Ľků              | ŝ                                                                |                  | ۲<br>۲                                      | ۲, L                                            |              |                                  | Lk 0,<br>Lh 4               | Lk 0,<br>Lh 4, 0                      | L L<br>L                        | Lk 0,<br>Lh 4                       | Lk1              |                    | Ī                  |                  |
| Key:                                                                      |             | lo3 lo4                                                          |                       | с, с<br>Г              | с, с<br>Г          |                     |                     | гко<br>г           |                     | LLA (                      | rko, -           |                                                                  |                  | Lk 0,<br>Lh 3,                              |                                                 |              |                                  | rko,<br>Lh3                 | Lk 0,<br>Lh 3,                        | с, с<br>Ч                       | ско<br>гчо                          | Lk 0,            |                    | T                  | ſ                |
|                                                                           | ľ           | 2                                                                |                       | L 20                   | rko,<br>Lr2        |                     |                     | Lk0,<br>Lh2        | _                   | Lh 2,<br>Lh 2              | rko,             |                                                                  |                  | Lk 0,<br>Lh 2                               |                                                 |              |                                  | Lk 0,<br>Lh 2               | Lk 0,<br>Ln 2                         | r, c<br>L L                     | Lk0,<br>Lh2,                        | Lk 0             |                    | T                  | ſ                |
|                                                                           |             | 1                                                                |                       | ۲ (۲                   | ц<br>Ц             | с, г                |                     | Ľ<br>Ľ             | _                   | Lh 1<br>Lh 1               | τko,             |                                                                  | F                | ۲ (د<br>۲                                   | ų r                                             |              |                                  | с, Е                        | L, L                                  | ς<br>Γ                          | с, Е                                | LK 0             |                    | t                  | T                |
|                                                                           |             | 0 4                                                              |                       | ۲ (۲                   | с, о<br>Г Қ        | о́о<br>Р Г          | с, с<br>Ч           | с, о<br>г          |                     | Lh O,                      | n ch             |                                                                  | F                |                                             | о́ О<br>Р К                                     |              |                                  | с, о<br>Г Қ                 | LL ()                                 | о́о<br>Р К                      | с с<br>Р Ľ                          | Lk O             |                    | t                  | T                |
|                                                                           |             | Beenthind link Infl. In 1 In 2                                   |                       | 9%                     | ž                  | 27<br>27            | 181                 | 97                 | 2×8                 | 8%1                        | 1×16             |                                                                  | ,                | 2 x4                                        | 242                                             |              |                                  | 1×16                        | 2 x8                                  | 1×16                            | 1×16                                | 4 x4             |                    | ,                  |                  |
|                                                                           | F           | BIF<br>[2-0]#                                                    |                       | 00090                  | 00000              | 00000               | 00000               | 00000              | 00000               | 00090                      | 0000             |                                                                  | 00090            | 00090                                       | 00000                                           |              | 09000                            | 00000                       | 00090                                 | 00000                           | 00000                               | 00000            | 0PUU0              | UPUU               | 000000           |
|                                                                           | ŀ           |                                                                  |                       |                        | <u> </u>           |                     | -                   |                    | -                   |                            | -                |                                                                  | H                |                                             |                                                 | -            | -                                | -                           |                                       | -                               |                                     | -                |                    | +                  | +                |
|                                                                           |             | Upstream<br>Links                                                | +                     | 1,2, or 4<br>Links     | 1,2, or 4<br>Links | 1, 2, or 4<br>Links | 1, 2, or 4<br>Links | 1,2, or 4<br>Links | 1, 2, or 4<br>Links | 1, 2, or 4<br>Links        | 1,2, or 4        | ŝ                                                                | 1.2, or 4        | 1, 2, or 4<br>Links                         | 1, 2, or 4<br>Links                             |              | 1, 2, or 4                       | 1,2, or 4<br>Links          | 1, 2, or 4<br>Links                   | 1, 2, or 4<br>Links             | 1,2, or 4<br>Links                  | 1, 2, or 4       | 12 or d            | 1 2 or 4           | 1,2, or 4        |
| 1x15, 1x8, 1x4, 1x2, 1x1<br>2x8, 2x4, 2x2, 2x1<br>4x4, 4x2, 4x1           |             | Instream Devices                                                 | 1Upstream Socket      | 1Upstream Socket       | 1Upstream Socket   | 1Upstream Socket    | 1Upstream Socket    | 1Upstream Socket   | 1Upstream Socket    | 1 Upstream Sooket          | 1Upstream Sooket |                                                                  | 1Upstream Socket | 1Upstream Socket                            | 1Upstream Socket                                |              | 1Upstream Socket                 | 1Upstream Socket            | 1Upstream Sooket                      | 1Upstream Socket                | 1Upstream Sooket                    | 1Upstream Socket | 11 Instrume Cookee | 11 Instream Socket | 1Upstream Sooket |
|                                                                           | T           | Host                                                             | 1Host                 | 1Host                  | 1Host              | 1Host               | 1Host               | 1Host              | 1Host               | 1Host                      | 1Host            |                                                                  | 1Host            | 1Host                                       | 1Host                                           |              | 1Host                            | 1Host                       | 1Host                                 | 1Host                           | 1Host                               | 1Host            | 1Hore              | 1Hoet              | 1Host            |
|                                                                           |             |                                                                  | ٠                     | -                      | -                  |                     | -                   |                    | -                   | -                          | -                |                                                                  | -                | -                                           | -                                               | _            | -                                | -                           | -                                     | -                               | -                                   |                  | -                  | Ť                  | -                |
|                                                                           |             | i a                                                              | 3 I I I               |                        |                    |                     |                     |                    |                     |                            |                  |                                                                  |                  |                                             |                                                 |              |                                  |                             |                                       |                                 |                                     |                  |                    |                    | 11               |
| Upstream Links                                                            | Odd-In-Card | Encoding                                                         | 06111                 | 0b1 <b>110</b>         | 061 <b>110</b>     | 061 <b>110</b>      | 001110              | 0b1 <b>101</b>     | 061 <b>101</b>      | 0b1 <b>100</b>             | 0b1100           |                                                                  | 0b1011           | 061010                                      | 061 <b>001</b>                                  |              | 0b1000                           | 000111                      | 00110                                 | 00101                           | 00100                               | 0b0 <b>011</b>   | OFORTO             | OPODI              | 000000           |
| ram Socket, One, Two or Four Upstream Links                               |             | Add-in-Car<br>Supported Bifurcation Encoding<br>Modes PPSNTER®01 |                       | 1x8,1x4,1x2,1x1 0b1110 | 1x4,1x2,1x1 0b1110 | 1x2,1x1 0b1110      | 1x1 0b1 <b>110</b>  | 12                 | .2x1                |                            |                  |                                                                  | RSVD 061011      | 2 x4, 2 x2, 2 x1 0b1010<br>1 x4, 1 x2, 1 x1 | 4 x2 (First 8 lanes), 4 x1 0b1001<br>2 x2, 2 x1 |              | pding                            | 1x16,1x8,1x4,1x2,1x1 0b0111 | 2 x8, 2 x4, 2 x2, 2 x1 0b0 <b>110</b> | 12                              | 2H1                                 |                  | DGI/U              |                    |                  |
| st. Single Upstream Socket, One, Two or Four Upstream Links               |             | Short Supported Bifurcation<br>Modes                             | sent Card Not Present |                        |                    |                     |                     |                    |                     | w4<br>⁼irst 8 lanes), 4 x1 |                  | ption D 4 x4, 4 x2 (First 8 lanes), 4 x1                         | RSVD             |                                             | 8 lanes), 4 x1                                  | 1x2 1x2, 1x1 | RSVD for future x8 encoding      |                             |                                       |                                 | 2H1                                 |                  | United             | BSI/D              | RSVD             |
| Single Host, Single Upstream Socket, One, Two or Four Upstream Links      |             | Card Short Supported Bifurcation                                 | sent Card Not Present | 1x8,1x4,1x2,1x1        | 1x4,1x2,1x1        | 1x2,1x1             | 181                 | 12                 | .2x1                |                            | 1x16,1x8,1x4     | 2 x80, 2 x84,<br>1 x16 Dption D 4 x4, 4 x2 (First 8 lanes), 4 x1 |                  | 2 x4, 2 x2, 2 x1<br>1 x4, 1 x2, 1 x1        | 8 lanes), 4 x1                                  | 1x2 1x2, 1x1 | RSVD RSVD for future x8 encoding | 1x16,1x8,1x4,1x2,1x1        | 2 x8, 2 x4, 2 x2, 2 x1                | 12                              | 1x/8,1x8,1x8,1x4<br>2x8,2x4,2x2,2x1 |                  |                    | BSI/D BSI/D        | RSVD RSVD        |

Table 32: Bifurcation for Single Host, Single Socket and Single/Dual/Quad Upstream Links (BIF[2:0]#=0b000)

| Single H     | lost, Two Upstre       | Single Host, Two Upstream Sockets, Two Upstream Links               |                         |               | 1x8,1x4,1x2,1x1<br>2x8,2x4,2x2,2x1      | _        |        | L                                                                                                    |               |                              |                      | (ey: Cel             | n works sl           | Key: Cells shown as Link/Lane (e.g. Lk 0 / Ln 0); HD= Host Disabled Lane                         | ane (e.g    | Lk0/Lr      | = 0H (i)    | Host Dis           | abledLar        | e<br>e            |                                                                                                  |                      |     |
|--------------|------------------------|---------------------------------------------------------------------|-------------------------|---------------|-----------------------------------------|----------|--------|------------------------------------------------------------------------------------------------------|---------------|------------------------------|----------------------|----------------------|----------------------|--------------------------------------------------------------------------------------------------|-------------|-------------|-------------|--------------------|-----------------|-------------------|--------------------------------------------------------------------------------------------------|----------------------|-----|
| Min<br>Card  | Min<br>Card Card Short | Supported Bifurcation                                               | Add-in-Card<br>Encoding |               |                                         | Upstream | BIF    |                                                                                                      |               |                              |                      |                      |                      |                                                                                                  |             |             |             |                    |                 |                   |                                                                                                  |                      |     |
| Vidth        | Vidth Name             |                                                                     | PHSNTB(3:0)#            | Host<br>1Hoet | Upstream Devices<br>21 Instream Sockate | 21 inks  | [2:0]* | Resulting Link Ln 0 Ln 1 Ln 2 Ln 3 Ln 4 Ln 5 Ln 6 Ln 7 Ln 8 Ln 9 Ln 10 Ln 11 Ln 12 Ln 13 Ln 14 Ln 15 | 2             | 5                            | л 2<br>и 2           | 2<br>2               | 4                    | 5                                                                                                | 2           | En 8        | 5           | 2                  | 5               | 5                 | ۲<br>13                                                                                          | 2                    | 2   |
| e v          | 1.6 Online A           |                                                                     | 061110                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 1x8<br>(Section 0 code)                                                                              | ско<br>ГКО    | <br>                         | LK 0                 | Lk0, Lk0,            | Lko, Lko,            | Lko<br>Lko                                                                                       | Lko,        |             | T           |                    | ┢               |                   |                                                                                                  | -                    |     |
| 2 2          | 1:44                   | 1x4,1x2,1x1                                                         | 0b1110                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 1x4<br>(Socket 0 only)                                                                               |               |                              |                      |                      |                      |                                                                                                  |             |             |             |                    |                 |                   |                                                                                                  |                      |     |
| 50           | 1x2                    | 1x2,1x1                                                             | 0b1 <b>110</b>          | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 1x2<br>(Socket 0 only)                                                                               | с, о<br>г     | لد<br>الر                    |                      |                      |                      |                                                                                                  |             |             |             |                    |                 | -                 |                                                                                                  |                      |     |
| 20           | 1×1                    | 1x1                                                                 | 061 <b>110</b>          | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 1x1<br>(Socket 0 only)                                                                               | ۲, 0<br>۲     |                              |                      |                      |                      |                                                                                                  |             |             |             |                    |                 | -                 |                                                                                                  |                      |     |
| 50           | 1×8 Option B           | 1x8.Dption B 2x4,2x2,2x1<br>1x8.Dption B 2x4,2x2,2x1                | 061101                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 1x8<br>(Socket 0 only)                                                                               | ю́о<br>Р      | с<br>Г<br>Г<br>Г<br>Г<br>Г   | LKO, LJ<br>LN2<br>L  | Lk0, Lk0,<br>Ln3 Ln4 | Lk0, Lk0,<br>Ln4 Ln5 | ) Lk0,<br>5 Ln6                                                                                  | ч, с<br>г,  | 모           | 모           | 모                  | 모               | 모                 | 모                                                                                                | 모모                   |     |
| Ĥ            | 2 ×8 Option B          | 2x8,2x4,2x2,2x1<br>2x8 Dption B 4x4,4x2,4x1                         | 061101                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 2,48                                                                                                 | L C           | с<br>Г<br>Г<br>Г<br>Г<br>Г   | L 0, L<br>L 2, L     | Lk0, Lk0,<br>Ln3 Ln4 | Lk0, Lk0,<br>Ln4 Ln5 | 0, Lk0,<br>5 Lh6                                                                                 | - 'C        | ۲<br>۲      | ΞΞ          | <br>14<br>14<br>14 | ск1<br>гч3<br>г | ۲<br>4<br>۲ ۲     | LK 1<br>LN 5<br>LN 5                                                                             | Lk1 Lk1<br>Ln6 Ln7   | 22  |
| 50           | 1x8 Option D           | 1x8,1x4<br>2 x4,<br>1x8 Dotion D 4 x2 (First 8 lanes),4 x1          | 0b1100                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 1x8<br>(Socket 0 only)                                                                               | Lk0<br>Lh0    | г г<br>гч (<br>гч            | LK0, LL<br>LL2, LL   | Lk0, Lk0,<br>Ln3 Ln4 | Lk0, Lk0,<br>Ln4 Ln5 | 0<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | Lk0,<br>Lh7 |             |             |                    |                 |                   |                                                                                                  |                      |     |
| 4            | 1×16 Option D          | 1x16.1x8,1x4<br>2x8,2x4,<br>1x16.Dption D 4x4,4x2(fitat 8lanes),4x1 | 0b11 <b>00</b>          | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 2,*8                                                                                                 | Lk0,<br>Lh0   | LL L<br>LL1 L                | Lh 2 Ll              | Lk0, Lk0,<br>Ln3 Ln4 | 0, Lk0,<br>4 Ln5     | ) Lk0<br>5 Lh6                                                                                   | Lk0,<br>Ln7 | LK1<br>L9   | ΞΞ          | <br>               | ск1<br>гч<br>г  | 541<br>141<br>14  | 5<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | Lk1 Lk1<br>Ln6 Ln7   | 210 |
| RSVD         |                        | RSVD                                                                | 061011                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 0P001  |                                                                                                      | T             |                              | ╞                    | ╞                    |                      |                                                                                                  |             |             | ſ           | t                  | ╞               | ╞                 | -                                                                                                |                      |     |
| 50           | 2.44                   | 2 x4, 2 x2, 2 x1<br>1 x4, 1 x2, 1 x1                                | 061010                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 1::4<br>(Socket 0 only)                                                                              | LK0<br>L      | L L<br>L<br>L<br>L<br>L<br>L | LL C<br>LL C<br>LL C | Lk 0,<br>Lh 3        |                      |                                                                                                  |             |             |             |                    |                 |                   |                                                                                                  |                      |     |
| Я            | 4 ×2                   | 4 x2 (First 8 lanes), 4 x1<br>2 x2, 2 x1<br>1 x2, 1 x1              | 061 <b>001</b>          | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 1x2<br>(Socket 0 only)                                                                               | ГК О<br>ГР О  | LL ()                        |                      |                      |                      |                                                                                                  |             |             |             |                    |                 |                   |                                                                                                  |                      |     |
| BSVD         | RSV                    | RSVD for future x8 encoding                                         | 0b1000                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 00001  | ,                                                                                                    |               | F                            | ╞                    | $\vdash$             |                      |                                                                                                  |             |             | t           | t                  | ╞               | ╞                 | ╞                                                                                                | $\vdash$             |     |
| 4            | 1×16 Option A          |                                                                     | 060111                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 09001  | 1x8<br>(Socket 0 only)                                                                               | г<br>Ч<br>Г   | ر ت<br>1<br>2                | LL C<br>LL S<br>LL S | Lk0, Lk0,<br>Ln3 Ln4 | Lk0, Lk0,<br>Ln4 Ln5 | 0, Lk0,<br>6 Ln6                                                                                 | ь, с<br>г   |             |             |                    |                 |                   |                                                                                                  |                      |     |
| 4            | 2 x8 Option A          |                                                                     | 060110                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 00901  | 2 + 8                                                                                                | гко<br>гко    | г г<br>гч 1<br>гч 1          | LLO, LJ<br>LLO2 LJ   | LKO, LK<br>LN3 L     | Lk0, Lk0,<br>Ln4 Ln5 | )<br>гко<br>1 гко                                                                                | Lk0,<br>Ln7 | ск,         | Е, Е        | Lk1 Lk1<br>Ln2 Ln3 |                 | ۲,4<br>4 ۲<br>۲   | ۲,<br>۲,<br>۲,                                                                                   | LK1 LK1<br>LN6 LN7   | 22  |
| 40           | 1×16 Option B          | 1x16_ption B 2x8, 2x4, 2x2, 2x1<br>1x16_ption B 2x8, 2x4, 2x2, 2x1  | 060101                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 00900  | 2 * 8                                                                                                | Lk 0,<br>Lh 0 | רג0, ד<br>נג0, ד             | LKO, LJ<br>LN2 LJ    | Lk0, Lk0,<br>Ln3 Ln4 |                      | ), Lk0,<br>5 Ln6                                                                                 | Lk0,<br>Ln7 | LK1<br>LN0  | 5           | <br>19<br>19       | LK1 L<br>LH3 L  | LK 1<br>LN 4<br>L | Lk1, Lk1,<br>Lh5 Lh6                                                                             | Lk1, Lk1,<br>Lh6 Lh7 |     |
| 4            | 1×16 Option C          | 1x15.1x8,1x4<br>2x8,2x4,2x2,2x1<br>1x15.Option.C 4x4,4x2,4x1        | 060100                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 10090  | 2 48                                                                                                 | L C O         | ГГ<br>ГР1 Г                  | LH2<br>LH2           | Lk0, Lk0,<br>Ln3 Ln4 | 0, Lk0,<br>4 Ln5     | ) Lk0,                                                                                           | LL 7        | LK1<br>L L  | ξĒ          | <br>127            | с с<br>г<br>г   | ۲,4<br>۲,4<br>۲   | Lk1 Lk1<br>Ln5 Ln6                                                                               | LK1 LK1<br>LN6 LN7   |     |
| <del>1</del> | 4 ×4                   | 4 x4, 4 x2, 4 x1                                                    | 060011                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 0b001  | 2 x4<br>(EP 0 and 2 only)                                                                            | Lk0,<br>Ln0   | LkO, L<br>Ln1 L              | Lk0, LJ<br>Ln2 L     | Lk0,<br>Ln3          |                      |                                                                                                  |             | Lk2,<br>Ln0 | Lk2,<br>Ln1 | Lk 2, 1<br>Ln 2    | Lk2,<br>Ln3     |                   |                                                                                                  |                      |     |
| RSVD         | RSVD                   | RSVD                                                                | 00010                   | 1Host         | 2 Upstream Sockets                      | 2 Links  | 009001 |                                                                                                      |               |                              | _                    |                      |                      |                                                                                                  |             |             |             |                    |                 | _                 | _                                                                                                |                      |     |
| RSVD         | RSVD                   | RSVD                                                                | 06001                   | 1Host         | 2 Upstream Sockets                      | 2 Links  | 0b001  |                                                                                                      |               |                              |                      |                      |                      |                                                                                                  |             |             |             |                    |                 |                   |                                                                                                  |                      |     |
| RSVD         | RSVD                   | RSVD                                                                | 000000                  | 1Host         | 2 Upstream Sockets                      | 2 Links  | 06001  |                                                                                                      |               |                              | _                    | _                    |                      |                                                                                                  |             |             |             |                    | _               | _                 | _                                                                                                |                      |     |
|              |                        |                                                                     |                         |               |                                         |          |        |                                                                                                      |               |                              |                      |                      |                      |                                                                                                  |             |             |             |                    |                 |                   |                                                                                                  |                      |     |

Table 33: Bifurcation for Single Host, Dual Sockets and Dual Upstream Links (BIF[2:0]#=0b001)

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Circle H | oot Earth Inches | om Gooloote Easul Instanced into                       |              |       | d ad d a2 dat      |          |       | L                           |               |                  | 2           | - Colle        | - anada | - Indeal to | 000            | 101100 | -01    | Act Dice         | and hold |         |         |         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|--------------------------------------------------------|--------------|-------|--------------------|----------|-------|-----------------------------|---------------|------------------|-------------|----------------|---------|-------------|----------------|--------|--------|------------------|----------|---------|---------|---------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | anedo ino i neo  |                                                        |              |       | 101, 101, 101      |          |       |                             |               | $\left  \right $ | -           | ano - <b>6</b> |         |             | 5.5            |        |        |                  |          | -       |         |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | Card Short       |                                                        | Fooding      |       |                    | Instream | BIF   |                             |               |                  |             |                |         |             |                |        |        |                  |          |         |         |         |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Vidth    | Name             |                                                        | PRSNTB[3:0]# | Host  | Upstream Devices   | Links    |       | <b>Resulting Link</b>       | Ln 0 Li       | n 1<br>L         | 2 Ln        | 3 Ln 4         | En 5    | Ln 6        | Ln 7           | Ln 8   | Ln 9 L | n 10 Lr          | L L      | 12 Ln 1 | 3 Ln 14 | t Ln 15 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | n/a      | Not Present      | Card Not Present                                       | 061111       | 1Host | 4 Upstream Sockets | 4 Links  | 0P010 | ı                           |               |                  |             |                |         |             |                |        |        |                  |          |         |         |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20       | 1×8 Option A     |                                                        | 0b1110       | 1Host | 4 Upstream Sockets | 4 Links  | 0b010 |                             |               |                  | 5 E         | d P            |         |             |                |        |        |                  |          |         |         |         |
| 1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20       | 1.44             | F                                                      | 0b1110       | 1Host | 4 Upstream Sockets | 4 Links  | 0b010 |                             |               |                  | 5<br>5<br>6 | 0.0            |         |             |                |        |        |                  | -        |         |         |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 50       | 1*2              | 1x2,1x1                                                | 0b1110       | 1Host | 4 Upstream Sockets | 4 Links  | 06010 |                             |               | k0,<br>11        |             |                |         |             |                |        |        |                  |          |         |         |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20       | 1×1              | 1×1                                                    | 061110       | 1Host | 4 Upstream Sockets | 4 Links  | 0b010 |                             | Lk 0,<br>Lh 0 |                  |             |                |         |             |                |        |        |                  |          |         |         |         |
| $ \begin{bmatrix} 3 - 3 - 3 - 2 - 2 - 2 - 2 - 2 - 2 - 2 -$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20       | 1×8 Option B     | 1x8,1x4,1x2,1x1<br>2x4,2x2,2x1                         | 061101       | 1Host | 4 Upstream Sockets | 4 Links  | 06010 |                             |               |                  |             |                |         |             |                | 묘      |        |                  |          |         |         | 무       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 9        | 2 x8 Option B    | 2 x8, 2 x4, 2 x2, 2 x1<br>4 x4, 4 x2, 4 x1             | 0b1101       | 1Host | 4 Upstream Sockets | 4 Links  | 01010 | 4 x4                        |               |                  |             |                |         |             | Lk1<br>Ln3     |        |        | k2, LJ<br>11,2,1 |          |         |         |         |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                  | 1x8,1x4<br>2 x4,                                       | 0b1100       | 1Host | 4 Upstream Sockets | 4 Links  | 01010 | 2 x4                        |               |                  |             |                |         |             |                |        |        |                  |          |         |         |         |
| $ \begin{bmatrix} 1673633 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 16472672 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ 1647267 \\ $ | 30       | 1x8 Option D     | 4 x2 (First 8 lanes), 4 x1                             |              |       |                    |          |       |                             |               |                  |             |                |         |             |                |        |        |                  |          |         | -       |         |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4        | 1x16 Option D    | 1x16,1x8,1x4<br>2x8,2x4,<br>14x4,4x2(First 8lanes).4x1 | 061100       | 1Host | 4 Upstream Sockets | 4 Links  | 06010 |                             |               |                  |             |                |         |             | LK 1.<br>LA 3. |        |        |                  |          |         |         |         |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | BSVD     | RSVD             | RSVD                                                   | 061011       | 1Host | 4 Upstream Sockets | 4 Links  | 0b010 |                             |               |                  |             |                |         |             |                |        |        |                  |          |         |         |         |
| $ \begin{array}{c} \label{eq:constraints} \mbox{identi} \mbox{identi}$                                                                                                                                                                                                               | 50       | 2.44             | 2 H4, 2 H2, 2 H1<br>1 H4, 1 H2, 1 H1                   | 061010       | 1Host | 4 Upstream Sockets | 4 Links  | 06010 | 2 44                        |               |                  |             |                |         |             |                |        |        |                  | -        | -       |         |         |
| $ \begin{array}{c} \mbox{FSODE} \mbox{FSODE} \mbox{FSODE} \mbox{FSODE} \mbox{FIE} $                                                                                                                                                                                                                     | 50       | 4 ±2             | 4 k2 (First 8 lanes), 4 k1<br>2 k2, 2 k1<br>1 k2, 1 k1 | 061001       | 1Host | 4 Upstream Sockets | 4 Links  | 06010 |                             |               | k0<br>1 ()       |             | Ęŝ             |         |             |                |        |        |                  |          |         |         |         |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | BSVD     | RSVD             | RSVD for future x8 encoding                            | 061000       | 1Host | 4 Upstream Sockets | 4 Links  | 06010 |                             |               |                  |             |                |         |             |                |        |        |                  |          |         |         |         |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4        | 1×16 Option A    |                                                        | 060111       | 1Host | 4 Upstream Sockets | 4 Links  | 0b010 |                             |               | с, E             |             | d P            |         |             |                |        |        |                  |          |         |         |         |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4        | 2 x8 Option A    |                                                        | 060110       | 1Host | 4 Upstream Sockets | 4 Links  |       | 2 x4<br>(Socket 0 & 2 only) | с, о<br>Г Ц   |                  |             | 0.0            |         |             |                |        |        |                  | 33.2     |         |         |         |
| Initial initial         Decision initial <thdecision initial<="" th=""> <thdecision initial<="" td="" th<=""><td>4</td><td>1x16 Option B</td><td>1x16,1x8,1x4,1x2,1x1<br/>1 2x8,2x4,2x2,2x1</td><td>060101</td><td>1Host</td><td>4 Upstream Sockets</td><td>4 Links</td><td></td><td>2x4<br/>(Socket 0&amp;2 only)</td><td>Lk 0,<br/>Ln 0</td><td></td><td></td><td>d e</td><td></td><td></td><td></td><td></td><td></td><td></td><td>33</td><td></td><td></td><td></td></thdecision></thdecision>                                                                                                                                                                                                                                                                                                                                                                                               | 4        | 1x16 Option B    | 1x16,1x8,1x4,1x2,1x1<br>1 2x8,2x4,2x2,2x1              | 060101       | 1Host | 4 Upstream Sockets | 4 Links  |       | 2x4<br>(Socket 0&2 only)    | Lk 0,<br>Ln 0 |                  |             | d e            |         |             |                |        |        |                  | 33       |         |         |         |
| 44         44.44.2.441         0.0011         Then         4 UppenenScoler         4 UpbenenScoler         4 UpbenenScole                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 40       | 1x16 Option C    | 11x16,1x8,1x4<br>2x8,2x4,2x2,2x1<br>4x4,4x2,4x1        | 090100       | 1Host | 4 Upstream Sockets | 4 Links  | 0100  |                             |               |                  |             |                |         |             | Lk1<br>Ln3     |        |        |                  |          |         |         |         |
| R500         B6000         Hoat         dLpneemSockes         dLmks         B000           R500         0b010         10mm         dLpneemSockes         dLmks         0b00           R500         0b000         114ms         dLpneemSockes         dLmks         0b00           R500         0b000         114ms         dLpneemSockes         dLmks         0b00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 40       | 4 x4             | 4 x4, 4 x2, 4 x1                                       | 060011       | 1Host | 4 Upstream Sockets | 4 Links  | 0b010 |                             |               |                  |             |                |         |             | Lk1,<br>Ln3    |        |        |                  |          |         |         |         |
| RSVD         0b001         1Host         4 Upstream Sockets         4 Links         0b010           RSVD         0b0000         1Host         4 Upstream Sockets         4 Links         0b010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RSVD     | RSVD             | RSVD                                                   | 000010       | 1Host | 4 Upstream Sockets | 4 Links  | 0P010 | 1                           |               |                  |             | _              |         |             |                |        |        |                  | _        | _       |         |         |
| RSVD 060000 1Host 4 Upstream Sockets 4 Links                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BSVD     | RSVD             | BSVD                                                   | 06001        | 1Host | 4 Upstream Sockets | 4 Links  | 0b010 | 1                           |               |                  |             |                |         |             |                |        |        |                  |          |         |         |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RSVD     | RSVD             | RSVD                                                   | 000000       | 1Host | 4 Upstream Sockets | 4 Links  | 0b010 |                             |               |                  |             |                |         |             |                |        |        |                  |          |         |         |         |

Table 34: Bifurcation for Single Host, Quad Sockets and Quad Upstream Links (BIF[2:0]#=0b010)

Open Compute Project • OCP NIC 3.0 Rev 0.74

|                                          | diriger rost, rioki operediri ocokete, rioki operediri birke i risk ordines | - I IISI UIGI IES                       |       | 4 82, 481          |                    |               |                                                     |                                                                                                  |                       | ž                  | ey: Lells       | shown a     | Key: Uells shown as Link/Lane (e.g. Lk U / Ln U); HU = Host Disabled Lane | ine le.g.   | ירי | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | fost Uisa | Died Lan |       |          |        |
|------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------|-------|--------------------|--------------------|---------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|--------------------|-----------------|-------------|---------------------------------------------------------------------------|-------------|-----|---------------------------------------------------------------------------------------------|-----------|----------|-------|----------|--------|
| 0                                        | Supported Bifurcation<br>Modes                                              | Add-in-Card<br>Encoding<br>PESNTER® 01# | Host  | Instream Revines   | Upstream<br>1 inke | BIF<br>12-018 | Resultion into 1 no 1 | -                                                                                                | -                     | -                  |                 | -<br>-      | 9                                                                         | 1 . 7       | 8   | -<br>5                                                                                      | 1         | 1        | 1.1.1 | 3 I n 14 | l a 15 |
| 0                                        |                                                                             | 061111                                  | 1Host | 4 Upstream Sockets |                    | 0b011         |                                                     |                                                                                                  |                       |                    |                 |             |                                                                           |             | 2   | 2                                                                                           | 2         |          | -     |          | 2      |
|                                          | 1x8,1x4,1x2,1x1                                                             | 0b1 <b>110</b>                          | 1Host | 4 Upstream Sockets | 4 Links            | 09011         | 1x2<br>(Socket 0 only)                              | г п<br>г ()<br>г Ч                                                                               | ۲<br>۲ (٥             |                    |                 |             |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          | 184, 182, 181                                                               | 0b1 <b>110</b>                          | 1Host | 4 Upstream Sockets | 4 Links            | 06011         | 1x2<br>(Socket () only)                             | с<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | لە ()<br>11           |                    |                 |             |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          | 1x2,1x1                                                                     | 0b1 <b>110</b>                          | 1Host | 4 Upstream Sockets | 4 Links            | 06011         | 1x2<br>(Socket 0 only)                              |                                                                                                  | ő, F                  |                    |                 |             |                                                                           |             |     |                                                                                             | -         |          |       |          |        |
|                                          | 1x1                                                                         | 0b1 <b>110</b>                          | 1Host | 4 Upstream Sookets | 4 Links            | 06011         | 1k1<br>(Socket () only)                             | цко<br>Ч                                                                                         |                       |                    |                 |             |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          | 1x8 Option B 2x4, 2x2, 2x1                                                  | 0b11 <b>01</b>                          | 1Host | 4 Upstream Sockets | 4 Links            | 06011         | 2x2<br>(Socket 0& 2 only) Ln 0                      |                                                                                                  | цко<br>г              |                    | E E             | 25          |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          | 2 x8, 2 x4, 2 x2, 2 x1<br>2 x8 Dption B 4 x4, 4 x2, 4 x1                    | 0b1 <b>101</b>                          | 1Host | 4 Upstream Sockets | 4 Links            | 0b011         | 2 x2 Lk 0,<br>(Socket 0 & 2 only) Ln 0              |                                                                                                  | ب<br>1 (ر             |                    | т°<br>З         | Ë E         |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          | 1x8,1x4<br>2x4,<br>1x8 Option D 4 x2 (First 8 lanes), 4 x1                  | 0b1100                                  | 1Host | 4 Upstream Sockets | 4 Links            | 06011         | 4 %2                                                | - г<br>С О<br>Г Ч О                                                                              | Lk0, Lk1,<br>Ln1, Ln0 | LK1 LK1<br>LP0 LP1 | - Lk2,          | - 142       | Lk 3,<br>Lh 0                                                             | Lk3,<br>Ln1 |     |                                                                                             |           |          |       |          |        |
|                                          | 1x16, 1x8, 1x4<br>2x8, 2x4,<br>1x16 Option D 4x4, 4x2 (First 8 lanes), 4x1  | 0b1 <b>100</b>                          | 1Host | 4 Upstream Sockets | 4 Links            | 06011         | 4 k2                                                | ר ה<br>ריי<br>ריי                                                                                | ۲۲<br>۲۹<br>۲۹        | Lk1 Lk1<br>Ln0 Ln1 | , Lk2,<br>1 Ln0 | Lk2,<br>Ln1 | Lk3,<br>Lh0                                                               | Lk3,<br>Ln1 |     |                                                                                             |           |          |       |          |        |
|                                          | RSVD                                                                        | 061011                                  | 1Host | 4 Upstream Sockets | 4 Links            | 0b011         |                                                     |                                                                                                  |                       |                    |                 |             |                                                                           |             |     |                                                                                             | -         |          |       |          |        |
|                                          | 2 ×4, 2 ×2, 2 ×1<br>1×4, 1×2, 1×1                                           | 0b1 <b>010</b>                          | 1Host | 4 Upstream Sockets | 4 Links            |               | 2 x2<br>(Socket 0 & 2 only)                         | г п<br>г ()<br>г П                                                                               | ر لارہ<br>1 ال        |                    | ۲, c            | Ę, E        |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          | 4 x2 (First 8 lanes), 4 x1<br>2 x2, 2 x1<br>1 x2, 1 x1                      | 0b1 <b>001</b>                          | 1Host | 4 Upstream Sockets | 4 Links            | 06011         | 4 x2                                                | C<br>C<br>C<br>C<br>C<br>C                                                                       | LK0, LK1,<br>Lh1 Lh0  | LK1<br>LH0<br>LH1  | 1 Lh0           | Lh1         | Lk 3,                                                                     | Lk3,<br>Ln1 |     |                                                                                             |           |          |       |          |        |
|                                          | RSVD for future x8 encoding                                                 | 001000                                  | 1Host | 4 Upstream Sockets | 4 Links            | 0b011         |                                                     |                                                                                                  |                       |                    |                 |             |                                                                           |             |     | t                                                                                           |           |          |       |          |        |
|                                          | 1x16,1x8,1x4,1x2,1x1                                                        | 060111                                  | 1Host | 4 Upstream Sockets | 4 Links            | 09011         | 1x2<br>(Socket 0 only)                              | г п<br>г 0<br>г 1                                                                                | لد (ر                 |                    |                 |             |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          |                                                                             | 060110                                  | 1Host | 4 Upstream Sockets | 4 Links            | 06011         | 2 x2 Lk 0,<br>(Socket 0 & 2 only) Ln 0              |                                                                                                  | ų, r                  |                    | E E             | ΞΞ          |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          | 1x16_Dption B 2x8, 2x4, 2x2, 2x1<br>1x16_Dption B 2x8, 2x4, 2x2, 2x1        | 060101                                  | 1Host | 4 Upstream Sockets | 4 Links            | 06011         | 1x2<br>(Socket 0 only)                              | г п<br>Г (0<br>Г (1                                                                              | ۲ (ko                 |                    |                 |             |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          | 1x/B, 1x8, 1x4<br>2x8, 2x4, 2x2, 2x1<br>1x/B Option C 4x4, 4x2, 4x1         | 060 <b>100</b>                          | 1Host | 4 Upstream Sookets | 4 Links            | 09011         | 2 x2<br>(Socket 0 & 2 only)                         | - п<br>С<br>Г<br>Г<br>С<br>С<br>Г                                                                | Lk ()                 |                    | Е, С            | ΞΞ          |                                                                           |             |     |                                                                                             |           |          |       |          |        |
|                                          | ×2,4×1                                                                      | 0b0 <b>011</b>                          | 1Host | 4 Upstream Sockets |                    |               | 4 x2<br>(Socket 0 & 2 only)                         | LKO, L<br>LhO L                                                                                  | Lk0,<br>Ln1           |                    | Lk1,<br>Lh0     | - E         |                                                                           |             |     |                                                                                             |           |          |       |          |        |
| r an |                                                                             | 060010                                  | 1Host | 4 Upstream Sockets | -                  | 06011         |                                                     |                                                                                                  |                       |                    |                 |             |                                                                           |             |     |                                                                                             | -         |          |       |          |        |
| -                                        | RSVD                                                                        | 06001                                   | 1Host | 4 Upstream Sockets | -                  | 0b011         |                                                     |                                                                                                  | -                     |                    |                 |             |                                                                           |             |     |                                                                                             | -         | -        |       |          |        |
| É                                        |                                                                             | 00000                                   | 1Host | 4 Upstream Sockets | 4 Links            | 0b011         |                                                     | ╞                                                                                                |                       |                    |                 |             |                                                                           |             |     | +                                                                                           | -         | ╞        |       |          |        |

Table 35: Bifurcation for Single Host, Quad Sockets and Quad Upstream Links – First 8 PCIe Lanes (BIF[2:0]#=0b011)

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                      |            | ŧ                   |                    | _                    |                      |                      |                      | 모                    | LK1<br>L7          |                    |                                     | ÷.                 | 2                                               |                    |                      |                      |    |                    |                      | ۲,1<br>۲,1         | 5<br>7<br>1        | 57                 |                        |                    |                    |                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------|---------------------|--------------------|----------------------|----------------------|----------------------|----------------------|----------------------|--------------------|--------------------|-------------------------------------|--------------------|-------------------------------------------------|--------------------|----------------------|----------------------|----|--------------------|----------------------|--------------------|--------------------|--------------------|------------------------|--------------------|--------------------|--------------------|
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -                      |            | 14 Lu               |                    |                      |                      |                      |                      |                      |                    |                    |                                     |                    |                                                 |                    |                      |                      | _  |                    |                      |                    |                    |                    |                        |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                      |            | 3                   | _                  |                      |                      |                      | -                    |                      |                    |                    |                                     |                    |                                                 |                    |                      |                      |    | _                  |                      |                    |                    |                    |                        |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                        |            | 2 Ln 1              | _                  |                      |                      |                      |                      |                      |                    |                    |                                     | _                  |                                                 |                    |                      |                      |    |                    |                      |                    |                    |                    |                        |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | dLane                  |            | 5                   |                    |                      |                      |                      |                      | 모                    |                    |                    |                                     |                    |                                                 |                    |                      |                      |    |                    |                      | _                  |                    |                    |                        |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Jisable                |            | 5                   |                    |                      |                      |                      |                      | 모                    |                    |                    |                                     |                    |                                                 |                    |                      |                      |    |                    |                      |                    |                    |                    | Lk1,<br>Lane           |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | = Host                 |            | Ln 10               |                    |                      |                      |                      |                      | 모                    |                    |                    |                                     |                    |                                                 |                    |                      |                      |    |                    |                      |                    |                    |                    | Lk1.<br>Lane           |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | UL HU                  |            | Ln 9                |                    |                      |                      |                      |                      | 모                    | Ę                  |                    |                                     | Ľ,                 | 5                                               |                    |                      |                      |    |                    |                      | 5                  |                    | ΞĒ                 | Lane 1                 |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ראמיר                  |            | Ln 8                |                    |                      |                      |                      |                      | 몃                    | LK 1.<br>LN 0      |                    |                                     | Lk1,               | LnO                                             |                    |                      |                      |    |                    |                      | Lk 1,<br>Ln 0      | Lk 1,<br>Lh 0,     | LK1<br>LP0         | Lk1,<br>Lane           |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ie le G.               |            | Ln 7                |                    | ۲ (<br>۲             |                      |                      |                      | Lk O,                | Lk0,<br>Ln 7       | ско<br>ГКО         | Š                                   | Lk 0,              | Ln 7                                            |                    |                      |                      |    |                    | Lk 0,<br>Ln 7        | Lk 0,              | Lk 0,<br>Ln 7      | Lk 0,              |                        |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | - Inkra                |            | Ln 6                |                    |                      |                      |                      |                      | Lk 0,<br>Lh 6,       | ر<br>لا ن          | ю<br>. ГК          | ŝ                                   | Lk 0,              | Pu<br>Pu<br>Pu                                  |                    |                      |                      |    |                    | Lh 6,                | Lh 0,              | с, 6<br>L К 0      | Lko,<br>Lh6        |                        |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Iseuwo                 |            | 5                   |                    |                      |                      |                      |                      | L C ()               |                    |                    | ۵<br>۲                              |                    |                                                 |                    |                      |                      |    |                    | L KO                 |                    | n n<br>L ko        | L KO               |                        |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | cells sho              |            | - + u               |                    |                      |                      |                      |                      |                      |                    | -                  |                                     |                    |                                                 |                    |                      |                      |    |                    | _                    |                    |                    |                    |                        |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Key: (                 |            | .n.3 L              |                    |                      | 0 ° ° °              |                      |                      |                      |                    |                    |                                     |                    |                                                 |                    | 0) (C)<br>19 (C)     |                      |    |                    |                      |                    |                    |                    | 0 ° °                  |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -                      |            | n 2 L               |                    |                      |                      |                      |                      |                      |                    | -                  |                                     |                    |                                                 |                    |                      |                      |    |                    |                      |                    |                    |                    |                        |                    |                    | f                  |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -                      |            | 1                   |                    |                      | 25                   | с) Г                 |                      |                      |                    | -                  |                                     |                    |                                                 |                    |                      | 0, L                 |    |                    |                      |                    |                    |                    |                        |                    |                    |                    |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -                      |            | 104                 | -                  |                      | ΰ°                   | 0,5                  | ΰę                   |                      |                    |                    |                                     |                    |                                                 |                    |                      |                      |    | _                  |                      |                    |                    |                    |                        |                    |                    | _                  |
| Instrument         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding<br>Bargement Bluctasting         Add-In-Carding<br>Add-In-Carding         Add-In-Carding         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                        |            | r<br>k              |                    |                      |                      |                      |                      |                      |                    |                    |                                     | 2                  | _                                               |                    |                      |                      |    | _                  |                      |                    |                    |                    |                        |                    |                    | _                  |
| Description         Add-th-Carding<br>Methods         Add-th-Carding<br>Add-th-Carding<br>Methods         Add-th-Carding<br>Add-th-Carding<br>Methods         Motion<br>Methods                                                                                                                                                                                                                                                                                                                                                                               |                        |            | <b>Resulting Li</b> |                    | 1x8<br>(Host 0 only) | 1x4<br>(Host 0 only) | 1x2<br>(Host 0 only) | 1x1<br>(Host 0 only) | 1x8<br>(Host 0 only) | 2 #8               | 148                | (Host U only)                       | 2×8                |                                                 |                    | 1x4<br>(Host 0 only) | 1x2<br>(Host 0 only) |    |                    | 1x8<br>(Host 0 only) | 2 #8               | 2 x8               | 2×8                | 2 x4<br>(EP 0 and 2 on |                    |                    |                    |
| Description         Add-In-Level         Add-An-Construction           Inst         Description         Add-An-Construction         Add-An-Construction           Refer         Description         Add-An-Construction         Add-An-Construction         Add-An-Construction           Refer         Description         Construction         Add-An-Construction         Add-An-Construction           Refer         Description         Chen         Chen         Chencemboliso         Add-An-Construction           Refer         Description         Chen         Chen </td <td></td> <td>BIF</td> <td>[2:0]</td> <td>0b101</td> <td>06101</td> <td>0b101</td> <td>06101</td> <td>0b101</td> <td>06101</td> <td>0b101</td> <td>-</td> <td>INIAN</td> <td></td> <td>06101</td> <td>0b101</td> <td>0b101</td> <td>06101</td> <td></td> <td>0b101</td> <td>0b101</td> <td>06101</td> <td>06101</td> <td>06101</td> <td>0b101</td> <td>0b101</td> <td>0b101</td> <td>0b101</td>                                                                                                                                                                                                                                                                                                                                                                                                                 |                        | BIF        | [2:0]               | 0b101              | 06101                | 0b101                | 06101                | 0b101                | 06101                | 0b101              | -                  | INIAN                               |                    | 06101                                           | 0b101              | 0b101                | 06101                |    | 0b101              | 0b101                | 06101              | 06101              | 06101              | 0b101                  | 0b101              | 0b101              | 0b101              |
| Description         Add-In-Level         Add-An-Construction           Inst         Description         Add-An-Construction         Add-An-Construction           Refer         Description         Add-An-Construction         Add-An-Construction         Add-An-Construction           Refer         Description         Construction         Add-An-Construction         Add-An-Construction           Refer         Description         Chen         Chen         Chencemboliso         Add-An-Construction           Refer         Description         Chen         Chen </td <td></td> <td>Unstream</td> <td>Links</td> <td>2 Links</td> <td></td> <td>2 Links</td> <td></td> <td>2 Links</td> <td>2 Links</td> <td>2 Links</td> <td></td> <td>2 Links</td>                                                                                                                                                                                                                                                                                                                                                                   |                        | Unstream   | Links               | 2 Links            | 2 Links              | 2 Links              | 2 Links              | 2 Links              | 2 Links              | 2 Links            | 2 Links            |                                     | 2 Links            |                                                 | 2 Links            | 2 Links              | 2 Links              |    | 2 Links            | 2 Links              | 2 Links            | 2 Links            | 2 Links            | 2 Links                | 2 Links            | 2 Links            | 2 Links            |
| Bits         Supported Bitscattoring         Add +n-Card         Add +n-Card           Bits         Supported Bitscattoring         Exercision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.80, 2.84, 2.82, 2.81 |            | Upstream Devices    | 2 Upstream Sockets | 2 Upstream Sockets   | 2 Upstream Sockets   | 2 Upstream Sockets   | 2 Upstream Sockets   | 2 Upstream Sockets   | 2 Upstream Sockets | 2 Upstream Sockets |                                     | 2 Upstream Sockets |                                                 | 2 Upstream Sockets | 2 Upstream Sockets   | 2 Upstream Sockets   |    | 2 Upstream Sockets | 2 Upstream Sockets   | 2 Upstream Sockets | 2 Upstream Sockets | 2 Upstream Sockets | 2 Upstream Sockets     | 2 Upstream Sockets | 2 Upstream Sockets | 2 Upstream Sockets |
| Direct         State         Add-th-Carried           Bird         Supported Blucration         Feroodiag           Bird         Kells         Feroodiag           Bird         Kells         Feroodiag           Bird         Kells         Bird           Bir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                        |            |                     | 2 Host             | Host                 | C Host               | 2 Host               | Host                 | 2 Host               | 5 Host             | 2 Host             |                                     | 2 Host             |                                                 | Host               | 2 Host               | 2 Host               |    | 2 Host             | 5 Host               | 2 Host             | 2 Host             | 5 Host             | 5 Host                 | 2 Host             |                    | 2 Host             |
| Direct         Supported Entruction           Intern         Supported Entruction           ent         124,142,141           d         144,142,141           d         144,142,141           d         144,142,141           d         144,142,141           annot         144,142,141           annot         146,143,142,141           annot         244,252,241           annot         244,252,241           annot         244,252,241           annot         244,252,241           annot         244,252,241           annot         246,242,241           Annot 145,141         244,252,441           annot 144,142,141         244,252,441           annot 144,142,141         244,252,541           annot 144,142,141         244,252,541           annot 144,142,141         244,252,541           annot 144,142,141         244,252,541           bennot 144,142,141         244,242,442,441           annot 144,142,141         244,442,441           annot 144,142,441         244,442,441           annot 144,142,441         244,442,441           annot 144,442,441         244,442,441           annot 144,442,441         244                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                        | dd-in-Lard |                     |                    |                      |                      |                      |                      |                      |                    |                    |                                     |                    |                                                 |                    |                      |                      |    |                    |                      |                    |                    |                    |                        |                    |                    |                    |
| Image: Control of the contro |                        |            |                     |                    |                      |                      |                      |                      | 1×1                  | ,2×1               | 1×4                | 2 н4.<br>4 к2 (First 8 lanes), 4 к1 | 1×4                | 2 x8, 2 x4,<br>4 x4, 4 x2 (First 8 lanes), 4 x1 |                    |                      | 8 lanes), 4 x1       |    |                    |                      |                    | 1×1                | ,281               |                        |                    |                    |                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                        |            |                     |                    | 1x8 Option A         | 184                  | 1x2                  | 1×1                  | 1×8 Option B         | 2 x8 Option B      |                    | 1x8 Option D                        |                    | 1x16 Option D                                   | DVD                |                      |                      | ×2 |                    | *16 Option A         | 2 x8 Option A      | *16 Option B       | x16 Ontion C       | 4 * 4                  |                    |                    |                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | al nost,               | ں<br>چ ہو  | dth N               |                    |                      |                      |                      |                      |                      |                    |                    |                                     |                    | -                                               | 8                  |                      |                      |    |                    |                      |                    |                    |                    |                        | R<br>B             | 9                  | 8                  |

Table 36: Bifurcation for Dual Host, Dual Sockets and Dual Upstream Links (BIF[2:0]#=0b101)

| £Ż         |               |                                                                       |                          |        |                    |                   |              |                                                                                                      |                 | -                    | -                |                      |                       |                                                              |                                 |               |               |                      | מחובת בס        | Ŀ                 |                      |                      |
|------------|---------------|-----------------------------------------------------------------------|--------------------------|--------|--------------------|-------------------|--------------|------------------------------------------------------------------------------------------------------|-----------------|----------------------|------------------|----------------------|-----------------------|--------------------------------------------------------------|---------------------------------|---------------|---------------|----------------------|-----------------|-------------------|----------------------|----------------------|
|            |               |                                                                       | Add-in-Card              |        |                    |                   | ł            |                                                                                                      |                 |                      |                  |                      |                       |                                                              |                                 |               |               |                      |                 |                   |                      |                      |
| Width Name | Ĭ             | Supported Birurcation<br>Modes                                        | Encoding<br>PRSNTB[3:0]# | Host   | Upstream Devices   | Upstream<br>Links | BIT<br>[2:0] | Resulting Link Ln 0 Ln 1 Ln 2 Ln 3 Ln 4 Ln 5 Ln 6 Ln 7 Ln 8 Ln 9 Ln 10 Ln 11 Ln 12 Ln 13 Ln 14 Ln 15 | 5               | 5                    | .n 2 L           | n 3<br>Ln            | 4                     | 5 5                                                          | ۲<br>۲                          | Ln 8          | Ln 9          | n 10                 | .n 11 L         | 12 Fu             | 13 Ln                | 14                   |
| ha l       | sent          |                                                                       | 061111                   | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        |                                                                                                      |                 |                      |                  |                      |                       |                                                              |                                 |               |               |                      |                 |                   |                      |                      |
| 20         | 1×8 Option A  | 1x8,1x4,1x2,1x1                                                       | 061110                   | 4 Host | 4 Upstream Sockets | 4 Links           | 01110        | 1x4<br>(Host 0 only)                                                                                 | с с<br>Р        | ر د<br>د<br>د        | Lh2 L            | LkO,<br>Ln3          |                       |                                                              |                                 |               |               |                      |                 |                   |                      |                      |
| 50         | 1:4           | 1x4,1x2,1x1                                                           | 0b1110                   | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        | 1x4<br>(Host 0 only)                                                                                 | с, о<br>Ч       | ь -<br>г<br>Ко       | LkO, L<br>Lh2 L  | Lk 0,<br>Ln 3        |                       |                                                              |                                 |               |               |                      |                 |                   |                      |                      |
| З          | 1x2           | 1H2,1H1                                                               | 0b1110                   | 4 Host | 4 Upstream Sookets | 4 Links           | 0b110        | 1x2<br>(Host 0 only)                                                                                 | с с<br>С С<br>К | с, Е                 |                  |                      |                       |                                                              |                                 |               |               |                      |                 |                   |                      |                      |
| 2          | 181           | 181                                                                   | 0b1110                   | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        | 1×1<br>(Host 0 only)                                                                                 | с с<br>Р        |                      |                  |                      |                       |                                                              |                                 |               |               |                      |                 |                   |                      |                      |
| 50         | 1x8 Option B  | 1x8.0ption B 2x4,2x2,2x1                                              | 0b11 <b>01</b>           | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        | 2.44                                                                                                 | с о́<br>ГЧ о́   | с, Е                 | Lk0, L<br>Ln2, L | LkO, Lk1,<br>Ln3 Ln0 | Lk1 Lk1<br>Lh0 Lh1    | с Lk1<br>1 Ln2                                               | 5<br>5<br>7                     | 모             | 모             | 모                    | -<br>문          | 모                 | 모모                   | 모                    |
| 4          | 2 x8 Option B | 2x8,2x4,2x2,3x1<br>2x8 Dption B 4x4,4x2,4x1                           | 0b1101                   | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        | 4 x4                                                                                                 | с с<br>Ч        | с<br>К<br>С<br>К     | Lk0, L<br>Ln2 L  | Lk0, Lk1,<br>Lh3 Lh0 | Lk1 Lk1<br>Lh0 Lh1    | - CK<br>- CK<br>- CK<br>- CK<br>- CK<br>- CK<br>- CK<br>- CK | с, с<br>С Ę                     | Lk2,<br>Ln0   | Ln 1          | Lk2, Lk2,<br>Ln2 Ln3 | - K2, L         | с к<br>гч о<br>гч | Lk3, Lk3,<br>Ln1 Ln2 | 3, Lk3,<br>2 Ln3     |
|            |               | 1x8,1x4<br>2x4,                                                       | 0b1100                   | 4 Host | 4 Upstream Sockets | 4 Links           | 06110        | 2.44                                                                                                 | с) о<br>Ч       | L KO                 | LkO, L<br>Ln2 L  | LkO, Lk1,<br>Ln3 Ln0 | Lk1 Lk1<br>Ln0 Ln1    | L Lk1<br>1 Lh2                                               | 5<br>1<br>1<br>1<br>1<br>1<br>1 |               |               |                      |                 |                   |                      |                      |
| Ŋ          | 1×8 Option D  | 1x8 Option D 4 x2 (First 8 lanes), 4 x1                               |                          |        |                    |                   |              |                                                                                                      |                 |                      |                  |                      |                       |                                                              |                                 |               |               |                      |                 |                   |                      |                      |
| U          | 1×16 Option D | 1x16.1x8.1x4<br>2x8.2x4,<br>1x16 Option D 4x4,4x2 (First 8 lanes),4x1 | 0b1100                   | 4 Host | 4 Upstream Sockets | 4 Links           | 06110        | 4 x4                                                                                                 | Lh O            | <br><br>             | Lk0, L<br>Lh2 L  | ۲۲)<br>۲۹3<br>۲۹3    | LK1<br>LN1<br>LN1     | LK1<br>LK1                                                   | ск<br>Г<br>К<br>Г               | Lk 2,<br>Ln 0 | Lh1,          | Lk2, 1<br>Ln2, 1     | LK2, L<br>Lh3   | د لا<br>د ۲۵      | ۲۲<br>۲۹<br>۲۹       | Lk3, Lk3,<br>Ln2 Ln3 |
| RSVD RSVD  | RSVD          | RSVD                                                                  | 0b1011                   | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        | ,                                                                                                    |                 |                      |                  |                      |                       |                                                              |                                 |               |               |                      |                 | ╞                 | $\vdash$             |                      |
| 50         | 2.44          | 2.x4, 2.x2, 2.x1<br>1.x4, 1.x2, 1.x1                                  | 0b1 <b>010</b>           | 4 Host | 4 Upstream Sockets | 4 Links           | 06110        | 2 ×4                                                                                                 | с, о<br>Г       | н – –<br>Г<br>Р<br>Г | LkO, L<br>Ln2 L  | Lk0, Lk1,<br>Lh3 Lh0 | Lk1 Lk1<br>Lh0 Lh1    | с Ц<br>Г СК (1<br>Г С К                                      | СК1<br>СК1                      |               |               |                      |                 | -                 | -                    |                      |
|            |               | 4 x2 (First 8 lanes), 4 x1<br>2 x2, 2 x1                              | 0b1 <b>001</b>           | 4 Host | 4 Upstream Sockets | 4 Links           | 06110        | 2,42                                                                                                 | о́о<br>Р Г      | L, L                 |                  | E E                  | LK1 LK1<br>LP0<br>LP1 |                                                              |                                 |               |               |                      |                 | _                 | _                    |                      |
| 2C 4:      | 4×2           | 1x2,1x1                                                               | 0000                     |        |                    |                   | 0.440        |                                                                                                      |                 |                      |                  |                      | +                     | 4                                                            |                                 |               | 1             | +                    | +               | +                 | +                    | _                    |
| DV2        | HSVD          | HSVU for future x8 encoding                                           | nnnu                     | 4 Host | 4 Upstream Sockets | 4 Links           | nuqn         | •                                                                                                    |                 |                      |                  |                      | +                     |                                                              |                                 |               | T             | 1                    | ╡               | ┥                 | +                    | +                    |
| 4          | 1×16 Option A |                                                                       | 060111                   | 4 Host | 4 Upstream Sockets | 4 Links           | 06110        | 1x4<br>(Host 0 only)                                                                                 |                 |                      |                  | Lk0,<br>Ln3          |                       |                                                              |                                 |               |               |                      | _               |                   | _                    |                      |
| 4          | 2 x8 Option A | 2 x8, 2 x4, 2 x2, 2 x1                                                | 0b0 <b>110</b>           | 4 Host | 4 Upstream Sookets | 4 Links           | 0b110        | 2 x4<br>(Host 0 & 2 only)                                                                            | с с<br>С С      | ско,<br>г г<br>г     |                  | Lk0,<br>Ln3          |                       |                                                              |                                 | Lk2,<br>Ln0   | Ln1<br>Ln1    | Lk2, I<br>Ln2        | Lk2,<br>Ln3     |                   |                      |                      |
| 4          | 1×16 Option B | 1x16_ption B 2x8, 2x4, 2x2, 2x1<br>1x16_ption B 2x8, 2x4, 2x2, 2x1    | 0b0101                   | 4 Host | 4 Upstream Sockets | 4 Links           | 01110        | 2 x4<br>(Host 0 & 2 only)                                                                            |                 |                      |                  | Lk0,<br>Ln3          |                       |                                                              |                                 | Lk2,<br>Ln0   | Lk 2,<br>Ln 1 | Lh 2, 1              | Lk2,<br>Ln3     |                   |                      |                      |
| Ą          | 1×16 Option C | 1x16,1x8,1x4<br>2x6,2x4,2x2,2x1<br>1x16 Option C   4x4,4x2,4x1        | 060100                   | 4 Host | 4 Upstream Sockets | 4 Links           | 06110        | 4 x4                                                                                                 | ско<br>ГРО́О    | LL LL                | Lh2 L<br>Lh2 L   | Lk0, Lk1<br>Lh3 Lh0  | Lk1 Lk1<br>LPO LP1    | с Lk1<br>1 Ln2                                               | н<br>С<br>К<br>1                | Lk2,<br>Ln0   | Lk2,<br>Ln1   | Lk2, I<br>Ln2 I      | Lh3 L<br>Lh3 L  | רג<br>۲-۲3        | Lk3, Lk3,<br>Ln1 Ln2 | 3, Lk3,<br>2 Lh3,    |
| 40         | 4 × 4         | 4 x4,4 x2,4 x1                                                        | 060011                   | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        | 4 x4                                                                                                 | Lk 0,<br>Ln 0   | Lk0, L<br>Ln1 L      | Lk0, L<br>Ln2 L  | LkO, Lk<br>Ln3 Ln    | Lk1 Lk1<br>Ln0 Ln1    | Lk1<br>1 Ln2                                                 | Lk1<br>Ln3                      | Lk2,<br>Ln0   | Lk2,<br>Ln1   | Lk2, 1<br>Ln2 1      | Lk2, L<br>Ln3 L | Lk3, Lk<br>Ln0 Lr | Lk3, Lk3,<br>Ln1 Ln2 | 3, Lk3,<br>2 Ln3     |
| RSVD       | RSVD          | RSVD                                                                  | 0b0010                   | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        |                                                                                                      |                 |                      |                  |                      | _                     |                                                              |                                 |               |               |                      |                 | _                 | _                    | _                    |
| SVD        | RSVD          | RSVD                                                                  | 0b0001                   | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        |                                                                                                      |                 |                      |                  |                      |                       |                                                              |                                 |               |               |                      |                 |                   |                      |                      |
| RSVD       | RSVD          | RSVD                                                                  | 000000                   | 4 Host | 4 Upstream Sockets | 4 Links           | 0b110        |                                                                                                      |                 |                      |                  |                      |                       |                                                              |                                 |               |               |                      |                 |                   |                      |                      |

Table 37: Bifurcation for Quad Host, Quad Sockets and Quad Upstream Links (BIF[2:0]#=0b110)

|                                                                |   |                |         | 184,284            |            |        |                            | ľ             | F             |      | Key:  |                    | Key: Lells shown as Link/Lane (e.g. Lk U / Ln U); HU = Host Ulsabled Lane | Inkran |             |                 |   | ost Uisat | oled Lan | _                 |         |         |            |
|----------------------------------------------------------------|---|----------------|---------|--------------------|------------|--------|----------------------------|---------------|---------------|------|-------|--------------------|---------------------------------------------------------------------------|--------|-------------|-----------------|---|-----------|----------|-------------------|---------|---------|------------|
| Supported Bifurcation                                          |   | Encoding       |         | _                  |            | BIF    |                            |               |               |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         |            |
| Modes                                                          |   | PRSNTB[3:0]#   | Host    |                    | Links      | [2:0]# | <b>Besulting Link</b>      | 3             | 5             | 2    | -<br> | Ŧ                  | Ln2 Ln3 Ln4 Ln5 Ln6                                                       | 99     | Г<br>Р<br>Г | Ln 8 Ln 9 Ln 10 | 2 | 무         | 2<br>∓   | Ln 11 Ln 12 Ln 13 | 3 Ln 14 | 4 Ln 15 |            |
| ĕ                                                              |   |                | 4 Llost | +                  | 4 %Z LINKS | 3      |                            |               |               |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         |            |
| lx8,1x4,1x2,1x1                                                |   | 061110         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 06111  | 1x2<br>(Host 0 only)       | ۲ (د<br>د     | Ч<br>Ч        |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         |            |
|                                                                |   | 0b1 <b>110</b> | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0b111  | 1x2<br>(Host 0 only)       | Lk 0,<br>Lh 0 | لد<br>1 ر     |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         |            |
|                                                                |   | 0b1110         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 06111  | 1x2<br>(Host 0 only)       | с, с<br>Г Қ   | L K           |      |       |                    |                                                                           |        |             |                 |   | -         |          |                   |         |         |            |
|                                                                |   | 0b1110         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0bttt  | 1k1<br>(Host 0 only)       | с с<br>Р К    |               |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         |            |
| 1x8,1x4,1x2,1x1<br>1x8 Dption B 2x4,2x2,2x1                    |   | 061101         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0b111  | 2 x2<br>[Host 0 & 2 only]  | r, c          | ۲<br>۲        | 모    | 모     | -<br>Lk 2,<br>Lh 0 | Lk 2,<br>Ln 1                                                             | 모      | -<br>9      | 모               | 모 | 모         | 무        | 모                 | 모       | 모       |            |
| 2x8.2x4,2x2,2x1<br>2x8.0ption B 4x4,4x2,4x1                    |   | 0b11 <b>01</b> | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0b111  | 2 x/2<br>(Host 0 & 2 only) | Lh 0,         | Lk ()<br>Lh 1 | 무    | 모     | LL 0 1             | ۲۲,<br>۲۳1                                                                | 모      | 무           | 무               | 무 | 모         | 무        | 모                 | 모       | 모       | (BII       |
|                                                                |   | 0b1100         | 4 Host  | 4 Upstream Sockets | 4 x2 Links |        | 4 x2                       | Ľk 0,         | _             |      |       |                    |                                                                           |        | Lk 3,       |                 |   | -         |          |                   |         |         | F[:        |
| 2 x4,<br>1x8 Option D 4 x2 (First 8 lanes), 4 x1               |   |                |         |                    |            | 06111  |                            | L<br>L        | 5             | <br> | 3     | ŝ                  | 5                                                                         |        | 5           |                 |   |           |          |                   |         |         | 2:0        |
|                                                                |   | 0b1100         | 4 Host  | 4 Upstream Sockets | 4 x2 Links |        | 4 <i>x</i> 2               | ί             | Ľk 0,         | LK1  | Ľ ľ   |                    |                                                                           |        | Lk 3,       | F               |   |           |          |                   |         |         | )]‡        |
| 2 x8, 2 x4,<br>1 x16 Dotion D 4 x4, 4 x2 (First 8 lanes), 4 x1 |   |                |         |                    |            | 0b111  |                            | Ln<br>0       |               |      |       | ۲<br>۲             | 5                                                                         | -      | 5           |                 |   |           |          |                   |         |         | <b>‡=(</b> |
|                                                                |   | 061011         | 4 Host  | 4 Upstream Sookets | 4 x2 Links | 0b111  |                            |               |               |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         | Ch         |
|                                                                |   | 0b1010         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0b111  | 2 x2<br>[Host 0.8: Lonku]  | r ko          | Lk 0,         | 1 CK | 111   |                    |                                                                           |        |             |                 |   |           |          |                   |         |         | 11         |
| 4 x2 (First 8 lanes), 4 x1                                     |   | 0b1001         | 4 Host  | 4 Upstream Sockets | 4 x2 Links |        | 4 ×2                       |               | _             |      | -     | Lk 2, 1            | Lk 2, L                                                                   | Lk3, L | Lk 3,       | F               | ┢ | ╞         | ╞        | -                 | -       |         | 1)         |
|                                                                |   |                |         |                    |            | 0b111  |                            | Ln O          | 5             | 5    | 5     | ٩<br>۲             | 5                                                                         | -      | 5           |                 |   |           |          |                   |         |         |            |
| RSVD for future x8 encoding                                    |   | 0b1000         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0b111  |                            |               |               |      |       |                    |                                                                           |        |             | f               |   |           |          |                   |         |         |            |
| 1x16,1x8,1x4,1x2,1x1                                           |   | 060111         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0bttt  | 1x2<br>(Host 0 only)       | с с<br>Ч      | L, L,         |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         |            |
| 2 x8, 2 x4, 2 x2, 2 x1                                         |   | 060110         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0b111  | 1x2<br>(Host 0 only)       |               | Lk 0,<br>Ln 1 |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         |            |
| 1x16.1x4,1x2,1x4,1x2,1x1<br>1x16.Dption B 2x8,2x4,2x2,2x1      |   | 060101         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0bttt  | 1x2<br>(Host 0 only)       | с с<br>Ч      | L, L,         |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         |            |
| 1x16,1x8,1x4<br>2x8,2x4,2x2,2x1                                |   | 00100          | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0bttt  | 2 x/2<br>[Host 0 & 2 only] | 0 O           | цко,<br>Гч    |      | _     | -<br>142           | Lk 2,<br>Ln 1                                                             |        |             |                 |   |           |          |                   |         |         |            |
| 1x16 Dption C 4x4, 4x2, 4x1                                    | _ |                |         |                    |            |        |                            |               |               |      |       | _                  |                                                                           |        |             |                 | _ | _         | _        | _                 |         |         |            |
|                                                                |   | 0b0 <b>011</b> | 4 Host  |                    | 4 x2 Links | 0b111  | 2 x2<br>(Host 0 & 2 only)  | Lk 0,         | Lk 0,<br>Ln 1 |      |       | Lk 2, 1<br>Ln 0    | Lk 2,<br>Ln 1                                                             |        |             |                 |   |           |          |                   |         |         |            |
|                                                                |   | 0b0010         | 4 Host  | 4 Upstream Sockets | 4 x2 Links | 0b111  |                            |               |               |      |       |                    |                                                                           |        |             |                 | - | -         |          |                   |         |         |            |
|                                                                |   | 0b0 <b>001</b> | 4 Host  | -                  | 4 x2 Links | 0b111  |                            |               |               |      |       |                    |                                                                           |        |             |                 |   |           |          |                   |         |         |            |
|                                                                |   | 000000         | 4 Host  | 4 Upstream Sookets | 4 ×2 Links | 0b111  |                            |               |               |      |       |                    |                                                                           |        |             |                 |   | _         |          | -                 |         |         |            |

# Table 38: Bifurcation for Quad Host, Quad Sockets and Quad Upstream Links – First 8 lanes (BIF[2:0]#=0b111)

## 3.8 Port Numbering and LED Implementations

The OCP NIC 3.0 I/O bracket shall provide port labeling for user identification.

Additionally, LEDs shall be implemented on the OCP NIC 3.0 I/O bracket when there is sufficient space for local indication. LEDs may also be implemented on the card Scan Chain (as defined in Section 3.4.5) for remote link/activity indication on the baseboard. The LED configuration is described for both cases in the sections below. In both cases, the actual link rate may be directly queried through the management interface.

# 3.8.1 OCP NIC 3.0 Port Naming and Port Numbering

The numbering of all OCP NIC 3.0 external ports shall start from Port 1. When oriented with the primary side components facing up and viewing directly into the port, Port 1 shall be located on the left hand side. The port numbers shall sequentially increase to the right. Refer to Figure 89 as an example implementation.

## 3.8.2 OCP NIC 3.0 Card LED Configuration

For low I/O count small form-factor cards without built in light pipes (such as 1x QSFP, 2x SFP, or 2x RJ-45), or a large form-factor cards, where additional I/O bracket area is available, the card shall implement on-board link/activity indications in place of the Scan Chain LED stream.

For 4x SFP and 2x QSFP designs, a permissible LED implementation may include right angle SMT mount LEDs placed on the secondary side of the OCP NIC 3.0 card. The LEDs shall be located below the line side I/O cages.

Note: Depending on the end faceplate implementation (e.g. with an ejector latch), the secondary side LED implementation may be obstructed.

The recommended local (on-card) LED implementation uses two physical LEDs (a bicolored Speed A/Speed B Link LED and a discrete Activity LED). Table 39 describes the OCP NIC 3.0 card LED implementations.

The LEDs shall be uniformly illuminated across the indicator surface. LED surfaces with a diffusion treatment are preferred. For ease of indication within the operating environment, all OCP NIC 3.0 cards shall implement measures to prevent bleed-through between LED indicators and its surrounding chassis components.

Table 39: OCP NIC 3.0 Card LED Configuration with Two Physical LEDs per Port

| LED Pin | LED Color | Description                              |
|---------|-----------|------------------------------------------|
| Link    | Green     | Active low. Bicolor multifunction LED.   |
|         | Amber     |                                          |
|         | Off       | This LED shall be used to indicate link. |

**Commented [TN7]:** Mechanical proposals are currently in progress for secondary side SMT LEDs. Need placement recommendations/text if implemented.

|          |       | When the link is up, then this LED shall be lit and solid. This indicates that the link is established, there are no local or remote faults, and the link is ready for data packet transmission/reception. |
|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |       | The LED is Green when the port is linked at its maximum speed.<br>The LED is Amber when the port is not linked at the highest speed.<br>The LED is off when no link is present.                            |
|          |       | For silicon with limited I/O, the Amber LED may be omitted. In this case, the Green LED shall simply indicate link is up at any configured speed.                                                          |
|          |       | The illuminated Link LED indicator may blinked and used for port identification through vendor specific link diagnostic software.                                                                          |
|          |       | The Link LED shall be located on the left hand side or located on the top for each port when the OCP NIC 3.0 card is viewed in the horizontal plane.                                                       |
|          |       | For serviceability, green LEDs shall emit light at a wavelength between 513nm and 537nm while amber LEDs shall emit light at a wavelength between 580nm and 589nm.                                         |
|          |       | For uniformity across OCP NIC 3.0 products, all link LEDs shall have its                                                                                                                                   |
|          |       | luminance across the total surface area measured in nits $(cd/m^2)$ to an                                                                                                                                  |
|          |       | average value between 150 nits to 450 nits.                                                                                                                                                                |
| Activity | Green | Active low.                                                                                                                                                                                                |
|          | Off   | When the link is up and there is no activity, this LED shall be lit and solid.                                                                                                                             |
|          |       | When the link is up and there is link activity, then this LED should blink at the interval of 50-500ms during link activity.                                                                               |
|          |       | The activity LED shall be located on the right hand side or located on<br>the bottom for each port when the OCP NIC 3.0 card is viewed in the<br>horizontal plane.                                         |
|          |       | For serviceability, green LEDs shall emit light at a wavelength between 513nm and 537nm.                                                                                                                   |
|          |       |                                                                                                                                                                                                            |

# 3.8.3 OCP NIC 3.0 Card LED Ordering

For all OCP NIC 3.0 card use cases, each port shall implement the green/amber Link LED and a green activity LED. For I/O limited silicon, the amber LED may be omitted.

When the OCP NIC 3.0 card is viewed from the horizontal position, and with the primary component side facing up, the Link LED shall be located on the left side and the activity LED shall be located on the right. The LED placement may also make use of a stacked LED assembly, or light pipe in the vertical axis. In this case, the Link Activity LED shall be on the top of the stack, and the Activity LED shall be on the bottom of the stack when viewed from the horizontal position. In all cases, the port ordering shall increase from left to right when viewed from the same horizontal position.

The actual placement of the Link and Activity LEDs on the faceplate may be left up to the discretion of the OCP NIC 3.0 card designer. The LED port association shall be clearly labeled on the OCP NIC 3.0 card. Similarly, the LED for link and the LED for Activity indication shall also be marked on the faceplate.

For 4xSFP and 2xQSFP configurations, the LEDs may be placed on the secondary side of the card using right-angle SMT components. OCP NIC 3.0 designers may opt to use the scan chain LEDs instead or in addition to the on-card indicators.

Figure 89: Port and LED Ordering – Example Small Card Link/Activity and Speed LED Placement



Note: The example port and LED ordering diagrams shown in Figure 89 are viewed with the card in the horizontal position and the primary side is facing up.

#### 3.8.4 Baseboard LEDs Configuration over the Scan Chain

A small form-factor OCP NIC 3.0 with a fully populated I/O bracket (2x QSFP, 4x SFP or 4x RJ-45) does not have sufficient space for primary-side discrete on-board (faceplate) LED indicators. Section 3.8.2 presents an implementation for placing LEDs on the secondary side..

In this scenario, the line side link and activity LED indicators are implemented on the baseboard system via the Scan Chain for remote indication. The Scan Chain bit stream is defined in Section 3.4.5.

The baseboard LED implementation uses two discrete LEDs - a green/amber Link LED and a discrete green Activity. The physical baseboard LED implementation is left up to the baseboard vendor and is not defined in this specification. The LED implementation is optional for baseboards.

For serviceability, green LEDs shall emit light at a wavelength between 513nm and 537nm while amber LEDs shall emit light at a wavelength between 580nm and 589nm.

At the time of this writing, the Scan Chain definition allows for up to two link and one activity LED per port. A total of up to 8 ports are supported in the Scan Chain. The bit stream defines the LEDs to be active low (on). The Scan Chain LED implementation allows the NIC LED indicators to be remotely located on the OCP NIC 3.0 compliant chassis (e.g. front LED indicators with rear I/O cards).

## 3.9 Power Capacity and Power Delivery

There are four permissible power states: NIC Power Off, ID Mode, Aux Power Mode (S5), and Main Power Mode (S0). The transition of these states is shown in Figure 90. The max available power envelopes for each of these states are defined in Table 40.



# Figure 90: Baseboard Power States

#### Table 40: Power States

| Power State             | AUX_PWR<br>_EN | MAIN_PW<br>R_EN | PERSTn | FRU | Scan<br>Chain | WAKEn | RBT<br>Link | PCle<br>Link | +3.3V<br>_EDGE | +12V<br>_EDGE |
|-------------------------|----------------|-----------------|--------|-----|---------------|-------|-------------|--------------|----------------|---------------|
| NIC Power Off           | Low            | Low             | Low    |     |               |       |             |              |                |               |
| ID Mode                 | Low            | Low             | Low    | Х   | X1            |       |             |              | Х              | Х             |
| Aux Power<br>Mode (S5)  | High           | Low             | Low    | Х   | х             | Х     | Х           |              | Х              | х             |
| Main Power<br>Mode (S0) | High           | High            | High   | х   | х             | х     | Х           | Х            | Х              | х             |

**Note 1:** Only the PRSNTB[0:3]# scan chain signals are valid in ID mode as the OCP NIC 3.0 card power rails have not yet been enabled via the AUX\_PWR\_EN/MAIN\_PWR\_EN signals.

#### 3.9.1 NIC Power Off

In NIC power off mode, all power delivery has been turned off or disconnected from the baseboard. Transition to this state can be from any other state.

## 3.9.2 ID Mode

In the ID Mode, only +3.3V\_EDGE is available for powering up management only functions. Only FRU and scan chain accesses are allowed in this mode. Only the card PRSNTB[0:3]# bits are valid on the chain in this mode as the OCP NIC 3.0 card power rails have not yet been enabled via the AUX\_PWR\_EN and MAIN\_PWR\_EN signals. The WAKE#, TEMP\_WARN#, TEMP\_CRIT#, Link and Activity bits are invalid and should be masked in ID Mode.

The +12V\_EDGE rail is not intended to be used in ID Mode, however leakage current may be present. The max leakage is defined in Section 3.10. An OCP NIC 3.0 card shall transition to this mode when AUX\_PWR\_EN=0 and MAIN\_PWR\_EN=0.

# 3.9.3 Aux Power Mode (S5)

In Aux Power Mode provides both +3.3V\_EDGE as well as +12V\_EDGE is available. +12V\_EDGE in Aux mode may be used to deliver power to the OCP NIC 3.0 card, but only up to the Aux mode budget as defined in Table 41. An OCP NIC 3.0 card shall transition to this mode when AUX\_PWR\_EN=1 and MAIN\_PWR\_EN=0.

## 3.9.4 Main Power Mode (S0)

In Main Power Mode provides both +3.3V\_EDGE and +12V\_EDGE across the OCP connector. The OCP NIC 3.0 card operates in full capacity. Up to 80W may be delivered on +12V\_EDGE for a Small Card and up to 150W for a Large Card. Additionally, up to 3.63W is delivered on each +3.3V\_EDGE pin. An OCP NIC 3.0 card shall transition to this mode when AUX\_PWR\_EN=1 and MAIN\_PWR\_EN=1.

## 3.10 Power Supply Rail Requirements and Slot Power Envelopes

The baseboard provides +3.3V\_EDGE and +12V\_EDGE to both the Primary and Secondary Connectors. The rail requirements are leveraged from the PCIe CEM 4.0 specification. For OCP NIC 3.0 cards, the requirements are as follows:

Power Rail 15W Slot 25W Slot 35W Slot 80W Slot 150W Small Card Small Card Small Card Large Card Small Card Cold Aisle Hot Aisle Hot Aisle Hot Aisle Cold Aisle +3.3V EDGE Voltage Tolerance ±9% (max) ±9% (max) ±9% (max) ±9% (max) ±9% (max) **Supply Current** ID Mode 100mA (max) 100mA (max) 100mA (max) 100mA (max) 100mA (max) Aux Mode 1.1A (max) 1.1A (max) 1.1A (max) 1.1A (max) 2.2A (max) Main Mode 1.1A (max) 1.1A (max) 1.1A (max) 2.2A (max) 1.1A (max) Capacitive Load 150µF (max) 150µF (max) 150µF (max) 300µF (max) 150µF (max) +12V\_EDGE +8%/-12% (max) Voltage Tolerance +8/-12% (max) +8/12% (max) +8/-12% (max) +8/-12% (max) Supply Current

Table 41: Baseboard Power Supply Rail Requirements - Slot Power Envelopes

Rev 0.74

| ID Mode         | 50mA (max)   |
|-----------------|-------------|-------------|-------------|-------------|--------------|
| Aux Mode        | 0.7A (max)  | 1.1A (max)  | 1.5A (max)  | 3.3A (max)  | 6.3A (max)   |
| Main Mode       | 1.25A (max) | 2.1A (max)  | 2.9A (max)  | 6.6A (max)  | 12.5A (max)  |
| Capacitive Load | 500µF (max) | 500µF (max) | 500µF (max) | 500µF (max) | 1000µF (max) |

**Note 1:** While cards may draw up to the published power ratings, the baseboard vendor shall evaluate its cooling capacity for each slot power envelope to determine if a transition to Aux Power Mode is allowed.

Note 2: The maximum slew rate for each OCP NIC 3.0 card shall be no more than 0.1A/µs per the PCIe CEM specification.

Note 3: Each OCP NIC 3.0 card shall limit the bulk capacitance to the max values published (500μF for a Small Form-Factor card, 1000μF for a Large Form-Factor card).

Note 4: For systems that implement hot plug, the baseboard shall limit the voltage slew rate such that the instantaneous inrush current shall not exceed the specified max current. The equation is defined in the PCIe CEM specification and is dV/dt = I/C; where:

<u>I = max allowed current (A)</u> <u>C = max allowed bulk capacitance (F)</u> dV/dt = maximum allowed voltage slew rate (V/s)

The OCP NIC 3.0 FRU definition provides a record for the max power consumption of the card. This value shall be used to aid in determining if the card may be enabled in a given OCP slot. Refer to Section 4.10.2 for the available FRU records.

Additionally, the baseboard shall advertise its slot power limits to aid in the overall board power budget allocation to prevent a high power card from being enabled in a lower power class slot. This is implemented via the Slot Power Limit Control mechanism as defined in the PCIe Base Specification. The end point silicon will power up in a low power state until power is negotiated.

## 3.11 Hot Swap Considerations for +12V\_EDGE and +3.3V\_EDGE Rails

For baseboards that support system hot (powered on) OCP NIC 3.0 card insertions and extractions, the system implementer shall consider the use of hotswap controllers on both the +12V\_EDGE and +3.3V\_EDGE pins to prevent damage to the baseboard or the OCP NIC 3.0 card. Hotswap controllers help with in-rush current limiting while also providing overcurrent protection, undervoltage and overvoltage protection capabilities.

The hotswap controller may gate the +12V\_EDGE and +3.3V\_EDGE based on the PRSNTB[3:0]# value. Per Section 3.5.3<u>0</u>, a card is present in the system when the encoded value is not 0b1111. The PRSNTB[3:0]# may be AND'ed together and connected to the hotswap controller to accomplish this result. Per the OCP NIC 3.0 mechanical definition (Section 3.1.1), the present pins are short pins and engage only when the card is positively seated.

Baseboards that do not support hot insertion, or hot extractions may opt to not implement these features.

**Commented [TN8]:** Hot swap/Hot plug considerations are still being discussed within the OCP NIC 3.0 working group. Please follow the OCP Wiki site for updates.

# 3.12 Power Sequence Timing Requirements

The following figure shows the power sequence of PRSNTB[3:0]#, +3.3V\_EDGE, +12V\_EDGE relative to AUX\_PWR\_EN, BIF[2:0]#, MAIN\_PWR\_EN, PERSTn\*, and PCIe REFCLK stable on the baseboard. Additionally the OCP NIC 3.0 card power ramp, and NIC\_PWR\_GOOD are shown. Please refer to Section 3.4.6 for the NIC\_PWR\_GOOD definition. Refer to DMTF DSP0222 for details on the NC-SI clock startup requirements.





Note1: REFCLK go inactive after PERST# goes active. (PCIe CEM Section 2.2.3) Note2: PERST# goes active before the power on the connector is removed. (PCIe CEM Section 2.2.3) Note3: In the case of a surprise power down, PERST# goes active  $T_{FAL}$  after power is no longer stable.

# Table 42: Power Sequencing Parameters

| Parameter              | Value | Units | Description                                                         |
|------------------------|-------|-------|---------------------------------------------------------------------|
| T <sub>ss</sub>        | 20    | ms    | Maximum time between system +3.3V_EDGE and +12V_EDGE ramp           |
|                        |       |       | to power stable.                                                    |
| T <sub>ID</sub>        | 20    | ms    | Minimum guaranteed time per spec to spend in ID mode.               |
| TAPL                   | 25    | ms    | Maximum time between AUX_PWR_EN assertion to                        |
|                        |       |       | NIC_PWR_GOOD assertion.                                             |
| T <sub>MPL</sub>       | 25    | ms    | Maximum time between MAIN_PWR_EN assertion to                       |
|                        |       |       | NIC_PWR_GOOD assertion.                                             |
| T <sub>PVPERL</sub>    | 1     | S     | Minimum time between NIC_PWR_GOOD assertion in Main Power           |
|                        |       |       | Mode and PERST# deassertion. For OCP NIC 3.0 applications, this     |
|                        |       |       | value is >1 second. This is longer than the minimum value specified |
|                        |       |       | in the PCIe CEM Specification, Rev 4.0.                             |
| T <sub>PERST-CLK</sub> | 100   | μs    | Minimum Time PCIe REFCLK is stable before PERST# inactive           |

Rev 0.74

| T <sub>FAIL</sub>   | 500 | ns | In the case of a surprise power down, PERST# goes active at minimum T <sub>FALL</sub> after power is no longer stable. |
|---------------------|-----|----|------------------------------------------------------------------------------------------------------------------------|
| T <sub>AUX-ID</sub> | 10  | ms | Maximum time from AUX_PWR_EN deassertion to NIC_PWR_GOOD deassertion.                                                  |

# 3.13 Digital I/O Specifications

All digital I/O pins on the connector boundary are +3.3V signaling levels. Table 43 following tables provide the recommended levels. Refer to the appropriate specifications for the RBT, PCIe and SMBus DC/AC specifications.

# Table 43: Digital I/O DC specifications

| <u>Symbol</u>          | <u>Parameter</u>    | Min        | Max        | <u>Units</u> | Note |
|------------------------|---------------------|------------|------------|--------------|------|
| <u> V<sub>он</sub></u> | Output high voltage | <u>3.0</u> | <u>3.6</u> | <u>V</u>     |      |
| <u>V<sub>OL</sub></u>  | Output low voltage  |            | 0.3        | <u>V</u>     |      |
| <u>I<sub>ОН</sub></u>  | Output high current |            |            | <u>mA</u>    |      |
| I <sub>OH</sub>        | Output low current  |            |            | mA           |      |
| <u>V<sub>IH</sub></u>  | Input high voltage  | <u>3.0</u> | 3.6        | V            |      |
| VIL                    | Input low voltage   |            | 0.3        | <u>V</u>     |      |
| <u>I<sub>OH</sub></u>  | Input current       |            |            | mA           |      |

## Table 44: Digital I/O AC specifications

| Symbol                | Parameter        | Min | Max | Units     | Note |
|-----------------------|------------------|-----|-----|-----------|------|
| <u>T<sub>OR</sub></u> | Output rise time |     |     | <u>ns</u> |      |
| <u>T<sub>OF</sub></u> | Output fall time |     |     | <u>ns</u> |      |

**Commented [TN9]:** Are there additional DC parameters that needs to be call out?

# 4 Management and Pre-OS Requirements

OCP NIC 3.0 card management is an important aspect to overall system management. This section specifies a common set of management requirements for OCP NIC 3.0 implementations. There are three types of implementations (RBT+MCTP Type, RBT Type, and MCTP Type) depending on the physical sideband management interfaces, transports, and traffic supported over different transports. An OCP NIC 3.0 implementation shall support at least one type of implementation for card management. For a given type of implementation, an OCP NIC 3.0 card shall support type specific requirements described in Sections 4.1 through 4.7.

| Table 45  | OCP NIC 3.0  | Management Im | nlementation | Definitions |
|-----------|--------------|---------------|--------------|-------------|
| Table 45. | OCI INIC 3.0 | Management    | prementation | Demitions   |

| Management Type | Definition                                                                    |
|-----------------|-------------------------------------------------------------------------------|
| RBT Type        | The RBT Type management interface is exclusive to the Reduced Media           |
|                 | Independent Interface (RMII) Based Transport (RBT). The NIC card is required  |
|                 | to support the DSP0222 Network Controller Sideband Interface (NC-SI)          |
|                 | Specification for this management                                             |
| RBT+MCTP Type   | The RBT+MCTP management interface supports both the RBT and MCTP              |
|                 | standards, specifically DSP0222 Network Controller Sideband Interface (NC-SI) |
|                 | Specification, DSP0236 Management Component Transport Protocol (MCTP)         |
|                 | Base Specification, and the associated binding specifications. This is the    |
|                 | preferred management implementation for baseboard NIC cards. See MCTP         |
|                 | Type below for more details                                                   |
| MCTP Type       | The MCTP management interface supports MCTP standards specifically            |
|                 | DSP0236 Management Component Transport Protocol (MCTP) Base                   |
|                 | Specification and the associated binding specifications. The PMCI Platform    |
|                 | Layer Data Model (PLDM) will be the primary payload (or "MCTP Message")       |
|                 | to convey information from the OCP 3.0 NIC to the management controller.      |
|                 | The NC-SI over MCTP Message Type may also be used monitoring and pass-        |
|                 | through communication.                                                        |

# 4.1 Sideband Management Interface and Transport

OCP NIC 3.0 sideband management interfaces are used by a Management Controller (MC) or Baseboard Management Controller (BMC) to communicate with the NIC. Table 46 summarizes the sideband management interface and transport requirements.

| Requirement                                                  | RBT+MCTP | RBT Type | МСТР     |
|--------------------------------------------------------------|----------|----------|----------|
|                                                              | Туре     |          | Туре     |
| NC-SI 1.1 compliant RMII Based Transport (RBT) including     | Required | Required | N/A      |
| physical interface defined in Section 10 of DMTF DSP0222     |          |          |          |
| I <sup>2</sup> C compliant physical interface for FRU EEPROM | Required | Required | Required |
| SMBus 2.0 compliant physical interface                       | Required | N/A      | Required |
| Management Component Transport Protocol (MCTP) Base          | Required | N/A      | Required |
| 1.3 (DSP0236 1.3 compliant) over MCTP/SMBus Binding          |          |          |          |
| (DSP0237 1.1 compliant)                                      |          |          |          |
| PCIe VDM compliant physical interface                        | Optional | Optional | Optional |

| Rev | / 0.7 |
|-----|-------|
|     |       |

| Management Component Transport Protocol (MCTP) Base    | Optional | Optional | Optional |
|--------------------------------------------------------|----------|----------|----------|
| 1.3 (DSP0236 1.3 compliant) over MCTP/PCIe VDM Binding |          |          |          |
| (DSP0238 1.0 compliant)                                |          |          |          |

# 4.2 NC-SI Traffic

DMTF DSP0222 defines two types of NC-SI traffic: Pass-Through and Control. Table 47 summarizes the NC-SI traffic requirements.

# Table 47: NC-SI Traffic Requirements

| Requirement                                                  | RBT+MCTP | RBT Type | МСТР     |
|--------------------------------------------------------------|----------|----------|----------|
|                                                              | Туре     |          | Туре     |
| NC-SI Control over RBT (DMTF DSP0222 1.1 or later compliant) | Required | Required | N/A      |
| NC-SI Control over MCTP (DMTF DSP0261 1.2 compliant)         | Required | N/A      | Required |
| NC-SI Pass-Through over RBT (DMTF DSP0222 1.1 compliant)     | Required | Required | N/A      |
| NC-SI Pass-Through over MCTP (DMTF DSP0261 1.2 compliant)    | Optional | N/A      | Optional |

Note: A Management Controller (MC) is allowed to use NC-SI Control traffic only without enabling NC-SI pass-through.

## 4.3 Management Controller (MC) MAC Address Provisioning

An OCP NIC 3.0 compliant card that supports NC-SI pass-through shall provision one or more MAC addresses per Package (refer to the Package definition as detailed in the DMTF DSP0222 specification) for Out-Of-Band (OOB) management traffic. The number of MC MAC addresses provisioned is implementation dependent. These MAC addresses are not exposed to the host(s) as available MAC addresses. The MC is not required to use these provisioned MAC addresses. Table 48 summarizes the MC MAC address provisioning requirements.

## Table 48: MC MAC Address Provisioning Requirements

| Requirement                                                                                                            | RBT+MCTP | RBT Type | МСТР     |
|------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|
|                                                                                                                        | Туре     |          | Туре     |
| One or more MAC Addresses per package shall be provisioned for the MC.                                                 | Required | Required | Optional |
| The OCP NIC 3.0 platform may choose to use the NIC vendor allocated MAC addresses for the BMC.                         |          |          |          |
| The usage of provisioned MAC addresses are BMC implementation specific and is outside the scope of this specification. |          |          |          |
| The recommended MAC address allocation scheme is stated below.                                                         |          |          |          |
| Assumptions:                                                                                                           |          |          |          |

| <ol> <li>The number of BMCs or virtual BMCs is the same as<br/>the number of hosts (1:1 relationship between each<br/>host and the BMC).</li> </ol> |          |          |          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|
| <ol> <li>The maximum number of partitions on each port is<br/>the same.</li> </ol>                                                                  |          |          |          |
| Variables:                                                                                                                                          |          |          |          |
| <ul> <li>num_ports - Number of Ports on the OCP NIC 3.0<br/>card</li> </ul>                                                                         |          |          |          |
| <ul> <li>max_parts – Maximum number of partitions on a<br/>port</li> </ul>                                                                          |          |          |          |
| <ul> <li>num_hosts - Number of hosts supported by the NIC</li> </ul>                                                                                |          |          |          |
| • first_addr - The MAC address of the first port                                                                                                    |          |          |          |
| on the first host for the first partition on that port                                                                                              |          |          |          |
| <ul> <li>host_addr[i] - base MAC address of i<sup>th</sup> host (0</li> </ul>                                                                       |          |          |          |
| ≤ i ≤ num_hosts-1)                                                                                                                                  |          |          |          |
| <ul> <li>bmc_addr[i] - base MAC address of i<sup>th</sup> BMC (0</li> </ul>                                                                         |          |          |          |
| ≤ i ≤ num_hosts-1)                                                                                                                                  |          |          |          |
|                                                                                                                                                     |          |          |          |
| Formulae:                                                                                                                                           |          |          |          |
| <ul> <li>host_addr[i] = first_addr +</li> </ul>                                                                                                     |          |          |          |
| i*num_ports*(max_parts+1)                                                                                                                           |          |          |          |
| <ul> <li>The assignment of MAC address used by i<sup>th</sup> host on</li> </ul>                                                                    |          |          |          |
| port j for the partition k is out of the scope of this                                                                                              |          |          |          |
| specification.                                                                                                                                      |          |          |          |
| <ul> <li>bmc_addr[i] = host_addr[i] + num_ports*max_parts</li> </ul>                                                                                |          |          |          |
| • The MAC address used by i <sup>th</sup> BMC on port j, where 0                                                                                    |          |          |          |
| $\leq$ i $\leq$ num_hosts-1 and 0 $\leq$ j $\leq$ num_ports -1 is                                                                                   |          |          |          |
| bmc_addr[i] + j                                                                                                                                     |          |          |          |
| Support at least one of the following mechanism for<br>provisioned MC MAC Address retrieval:                                                        | Required | Required | Optional |
| NC-SI Control/RBT (DMTF DSP0222 1.1 or later                                                                                                        |          |          |          |
| compliant)                                                                                                                                          |          |          |          |
| NC-SI Control/MCTP (DMTF DSP0261 1.2 compliant)                                                                                                     |          |          |          |
| Note: This capability is planned to be included in revision 1.2 of the DSP0222 NC-SI specification.                                                 |          |          |          |
| For DMTF DSP0222 1.1 compliant OCP NIC 3.0                                                                                                          |          |          |          |
| implementations, MC MAC address retrieval shall be                                                                                                  |          |          |          |
| supported using NC-SI OEM commands. An OCP NIC 3.0                                                                                                  |          |          |          |

Rev 0.74

| implementation, that is compliant with DMTF DSP0222 that |  |  |
|----------------------------------------------------------|--|--|
| defines standard NC-SI commands for MC MAC address       |  |  |
| retrieval, shall support those NC-SI commands.           |  |  |
|                                                          |  |  |

## 4.4 Temperature Reporting

An OCP NIC 3.0 implementation can have several silicon components including one or more ASICs implementing NIC functions and one or more transceiver modules providing physical network media connectivity. For the system management, it is important that temperatures of these components can be retrieved over sideband interfaces.

The temperature reporting interface shall be accessible in Aux Power Mode (S5), and Main Power Mode (S0). Table 49 summarizes temperature reporting requirements. These requirements improve the system thermal management and allow the baseboard management device to access key component temperatures on an OCP NIC 3.0 card. When the temperature reporting function is implemented, it is recommended that the temperature reporting accuracy is within ±3°C.

## Table 49: Temperature Reporting Requirements

| Requirement                                                                                                                                                                                                                                                                                        | irement RBT+MCTP RBT Type |                 |                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------|-----------------|
|                                                                                                                                                                                                                                                                                                    | Туре                      |                 |                 |
| Component Temperature Reporting for a<br>component with TDP ≥8W                                                                                                                                                                                                                                    | Required                  | Required        | Required        |
| Component Temperature Reporting for a<br>component with TDP <8W                                                                                                                                                                                                                                    | Recommended               | Recommended     | Recommended     |
| When the temperature sensor reporting<br>function is implemented, the OCP NIC 3.0 card<br>shall support PLDM for Platform Monitoring<br>and Control (DSP0248 1.1 compliant) for<br>temperature reporting.                                                                                          | Required                  | Required        | Required        |
| When the temperature sensor reporting<br>function is implemented, the OCP NIC 3.0 card<br>shall report upper-warning, upper-critical, and<br>upper-fatal thresholds for PLDM numeric<br>sensors.<br>Note: For definitions of the warning, critical,<br>and fatal thresholds, refer to DSP0248 1.1. | Required                  | Required        | Required        |
| When the temperature reporting function is implemented using PLDM numeric sensors, the temperature tolerance shall be reported.                                                                                                                                                                    | Required                  | Required        | Required        |
| Support for NIC self-shutdown.                                                                                                                                                                                                                                                                     | <u>Optional</u>           | <u>Optional</u> | <u>Optional</u> |
| The purpose of this feature is to "self-protect"<br>the NIC from permanent damage due to high<br>operating temperature experienced by the NIC.<br><u>The NIC can accomplish this by reducing the</u><br><u>power consumed by the device.</u>                                                       |                           |                 |                 |

Commented [HS10]: Add a table for warning, critical, and fatal temps in terms the maximum operating temperature.

For example. Upper warning = Omax; Upper critical = 1.1 Omax; Upper fatal > 1.1 Omax.

The OCP Mezz sub-group could not agree on relationship between upper warning, upper critical, and upper fatal and the maximum operating temperature.

The setting of upper warning, upper critical, and upper fatal thresholds are implementation dependent and should be compliant with the severity levels defined in DMTF DSP0248 1.1.

Commented [TN11]: Intel proposes removal of the NIC selfshutdown requirement or changing it.

As written, the NIC will asynchronously shutdown without host intervention. This may cause the system to freeze/blue screen as the PCIe endpoint is removed unexpectedly.

I suggest removing this requirement in favor of having the BMC implementation read sensors and disable functions if we cross the upper temperature thresholds.

Commented [TN12R11]: 20180425 - open Working group note

- -Is this requirement supposed to be the card gates power to supposed to be the ASIC goes into a low power state?
- -Could be the ASIC GPIO connected to PWRBRK#  $\rightarrow$  ASIC

Commented [TN13R11]: Hemel@Broadcom: to follow up with proposed text update

| The NIC shall monitor its temperature and shut-        |  |
|--------------------------------------------------------|--|
| down itself as soon as the threshold value is          |  |
| reached. The value of the self-shutdown                |  |
| threshold is implementation specific. It is            |  |
| recommended that the self-shutdown                     |  |
| threshold value is higher than the maximum             |  |
| junction temperature of the ASIC implementing          |  |
| the NIC function and this value is between the         |  |
| critical and fatal temperature thresholds. The         |  |
| self-shutdown feature is a final effort in             |  |
| preventing permanent card damage at the                |  |
| expense of potential data loss.                        |  |
|                                                        |  |
| If this feature is implemented, care shall be          |  |
| taken to ensure that the board power down              |  |
| state is latched and that the board does not           |  |
| autonomously resume normal operation.                  |  |
|                                                        |  |
| Note: It is assumed that a system management           |  |
| function will prevent a component from                 |  |
| reaching its fatal threshold temperature.              |  |
|                                                        |  |
| The OCP NIC 3.0 card does not need to know             |  |
| the reason for the self-shutdown threshold             |  |
| crossing (e.g. fan failure). After entering the        |  |
| self-shutdown state, the OCP NIC 3.0 card is not       |  |
| required to be operational. This might cause           |  |
| the system with the OCP NIC 3.0 card to                |  |
| become unreachable via the NIC. <del>An AC power</del> |  |
| cycle of the system may be required to bring           |  |
| the NIC back to an operational state.                  |  |
|                                                        |  |
| In order to recover the NIC from the self-             |  |
| in order to recover the NIC from the self-             |  |
| shutdown state, the OCP NIC 3.0 card <del>should</del> |  |
|                                                        |  |

# 4.5 **Power Consumption Reporting**

An OCP NIC 3.0 implementation may be able to report the power consumed by one or more component implementing NIC functions. It is important for the system management that the information about the power consumption can be retrieved over sideband interfaces. Table 50 summarizes power consumption reporting requirements.

Table 50: Power Consumption Reporting Requirements

| Requirement | RBT+MCTP | RBT Type | MCTP Type |
|-------------|----------|----------|-----------|
|             | Туре     |          |           |

**Commented [TN14]:** We should clarify the requirements in this section.

 $\ensuremath{\textbf{Board}}$  level power reporting – required. Defined as a static value in the FRU EEPROM.

**Board** Runtime power reporting – optional – this needs to be added.

Measuring +12V at the card edge for board power is more practical than measuring silicon power – especially for devices with multiple rails.

I suggest changing the wording from "component" to "board."

We should also add a requirement for transceiver power reporting to report the module power separately from the card theoretical max power (sans transceivers).

|                                                             |                 |                 | 1100.74  |
|-------------------------------------------------------------|-----------------|-----------------|----------|
| Board Only Component-Estimated Power Consumption            | Required        | Required        | Required |
| Reporting. The value of this field is encoded into the FRU  |                 |                 |          |
| EEPROM contents. This field reports the board max power     |                 |                 |          |
| consumption value without transceivers plugged into the     |                 |                 |          |
| line side receptacles.                                      |                 |                 |          |
| Pluggable Transceiver Module Power Reporting. The           | <b>Required</b> | Required        | Required |
| pluggable transceivers plugged into the line side           |                 |                 |          |
| receptacles shall be inventoried (via an EEPROM query)      |                 |                 |          |
| and the total module power consumption is reported.         |                 |                 |          |
| Board Component-Runtime Power Consumption                   | Optional        | Optional        | Optional |
| Reporting. This value shall be optionally reported over the |                 |                 |          |
| management binding interface. The runtime power value       |                 |                 |          |
| shall report the card edge power.                           |                 |                 |          |
| PLDM for Platform Monitoring and Control (DSP0248 1.1       | Required        | <b>Required</b> | Required |
| compliant) for component power consumption reporting        | -               |                 |          |

# Commented [TN15]: Optional?

Per internal architectural groups

## 4.6 Pluggable Transceiver Module Status and Temperature Reporting

A pluggable transceiver module is a compact, hot-pluggable transceiver used to connect the OCP 3.0 NIC to an external physical medium. It is important for proper system operation to know the presence and temperature of pluggable transceiver modules. Table 51 summarizes pluggable module status reporting requirements.

## Table 51: Pluggable Module Status Reporting Requirements

| Requirement                                                                                                     | RBT+MCTP | RBT Type | МСТР     |
|-----------------------------------------------------------------------------------------------------------------|----------|----------|----------|
|                                                                                                                 | Туре     |          | Туре     |
| Pluggable Transceiver modules Presence Status and                                                               | Required | Required | Required |
| Temperature Reporting                                                                                           |          |          |          |
| PLDM for Platform Monitoring and Control (DSP0248 1.1 compliant) for reporting the pluggable transceiver module | Required | Required | Required |
| presence status and pluggable transceiver module                                                                |          |          |          |
| temperature                                                                                                     |          |          |          |

# 4.7 Management and Pre-OS Firmware Inventory and Update

An OCP NIC 3.0 implementation can have different types of firmware components for data path, control path, and management path operations. It is desirable that OCP NIC 3.0 implementations support an OS-independent mechanism for the management firmware update. It is desirable that the management firmware update does not require a system reboot for the new firmware image to become active. Table 52 summarizes the firmware inventory and update requirements.

| Requirement                                           | RBT+MCTP | RBT Type    | МСТР     |
|-------------------------------------------------------|----------|-------------|----------|
|                                                       | Туре     |             | Туре     |
| Network boot in UEFI driver (supporting both IPv4 and | Required | Required    | Required |
| IPv6 addressing for network boot)                     |          |             |          |
| UEFI secure boot for UEFI drivers                     | Required | Required    | Required |
| UEFI Firmware Management Protocol (FMP)               | Required | Required    | Required |
| PLDM for Firmware Update (DSP0267 1.0 compliant)      | Required | Recommended | Required |

## 4.7.1 Secure Firmware

It is highly recommended that an OCP NIC 3.0 card supports a secure firmware feature. In the future versions of the OCP NIC 3.0 specification, the secure firmware feature is intended to be required. When the secure firmware feature is enabled and where export compliance permits, the OCP NIC 3.0 card shall verify firmware components prior to the execution, execute only signed and verified firmware components, and only allow authenticated firmware updates. Where applicable, an OCP NIC 3.0 implementation shall use the guidelines provided in NIST SP 800-193 (draft) Platform Resiliency Guidelines for the following secure firmware functions:

- Signed Firmware Updates
- Ensure only valid/authenticated firmware updates can be applied. Refer to: NIST 800-193 Section 3.5 Firmware Update Mechanisms, and 4.1.2 Root of Trust for Update (RTU) and Chain of Trust for Update (CTU)
- Ensure authentication mechanisms cannot be bypassed. Refer to NIST 800-193 Section 4.2 Protection.
- Secure Boot
- Only boot trusted/authenticated firmware: NIST 800-193 4.1.3 Root of Trust for Detection (RTD) and Chain of Trust for Detection (CTD), and Section 4.3 Detection
- Recovery mechanism in case of boot failure: NIST 800-193 Section 4.4 Recovery

#### 4.7.2 Firmware Inventory

The OCP NIC 3.0 card shall allow queries to obtain the firmware component versions, device model, and device ID via in-band and out-of-band interfaces without impacting NIC function and performance of said paths.

#### 4.7.3 Firmware Inventory and Update in Multi-Host Environments

A multi-host capable OCP NIC 3.0 card shall gracefully handle concurrent in-band queries from multiple hosts and out-of-band access from the BMC for firmware component versions, device model, and device ID information.

A multi-host capable OCP NIC 3.0 card shall only permit one entity to perform write accesses to NIC firmware at a time, without creating contention.

A multi-host capable OCP NIC 3.0 card shall gracefully handle exceptions when more than one entity attempts to perform concurrent NIC firmware writes.

## 4.8 NC-SI Package Addressing and Hardware Arbitration Requirements

NC-SI over RBT is implemented via RMII pins between the MC and the OCP NIC 3.0 card. Protocol and implementation details of NC-SI over RBT can be found in the DMTF DSP0222 standard.

## 4.8.1 NC-SI over RBT Package Addressing

NC-SI over RBT capable OCP NIC 3.0 cards shall use a unique Package ID per ASIC when multiple ASICs share the single NC-SI physical interconnect to ensure there are no addressing conflicts.

**Commented [HS16]:** Current firmware inventory definition is vague. Need to define what it means in each environment including UEFI, OOB via PLDM, and NC-SI ctrl. Need to define what is the minimum set for firmware inventory.

There is no change in text needed. Firmware inventory information is implementation dependent.

Baseboards use the Slot\_ID[1:0] values on the Primary Connector for this identification. The value of Slot\_ID[1:0] is determined by the encoding shown in Table 53. SLOT\_ID1 is shifted out from the on the baseboard and is available on the OCP Bay portion of the Primary Connector.

|                         | SLOT_                                                           | ID[1:0]                                | Package ID[2:0]      |                      |                      |  |  |
|-------------------------|-----------------------------------------------------------------|----------------------------------------|----------------------|----------------------|----------------------|--|--|
| Physical<br>Slot (Dec.) | <del>(DATA_OUT</del><br>SR0.0 <u>Pin</u><br>OCP_A6 <del>)</del> | <mark>-</mark> Pin OCP_B7 <del>)</del> | Package ID[2]        | Package ID[0]        |                      |  |  |
|                         | SLOT_ID1                                                        | SLOT_ID0                               | PhysDev#SLO<br>T_ID1 | SLOT_ID <u>10</u>    | SLOT_ID0Phy<br>sDev# |  |  |
| Slot 0                  | 0                                                               | 0                                      | 0/1                  | <u>0</u> 0           | <u>0</u> 0/1         |  |  |
| Slot 1                  | 0                                                               | 1                                      | 0/1                  | <u>+0</u>            | <u>1</u> 0/1         |  |  |
| Slot 2                  | 1                                                               | 0                                      | <u>0/</u> 1          | <del>0<u>1</u></del> | <u>0</u> 0/1         |  |  |
| Slot 3                  | 1                                                               | 1                                      | <u>0/</u> 1          | <u>1</u> +           | <u>10/1</u>          |  |  |

## Table 53: Slot\_ID[1:0] to Package ID[2:0] Mapping

Package ID[2:0] is a 3-bit field and is encoded in the NC-SI Channel ID as bits [7:5]. SLOT\_ID1 is associated with Package ID[ $\frac{21}{2}$ ]. SLOT\_ID0 is associated with Package ID[ $\frac{40}{2}$ ] as based on the silicon instance on the same physical OCP NIC 3.0 card. Package ID[ $\frac{42}{2}$ ]==0b0 is assigned for physical controller #0. Package ID[ $\frac{42}{2}$ ]==0b1 is assigned for physical controller #1. In this case, physical controller #1 on the same card is at an address offset of +0x4. Refer to the specific endpoint device datasheet for details on the Package ID configuration options.

Note: The Package ID[2] field is optionally configurable in the NC-SI specification. If the target silicon hard codes this bit to 0b0, then cards with this restriction must only be used in physical slot 0 or 1-have a single silicon instance per card to prevent an addressing conflict.

Refer to the DMTF DSP0222 standard for more information on package addressing and Package ID.

#### 4.8.2 Arbitration Ring Connections

For baseboards that implement two or more Primary Connectors, the NC-SI over RBT arbitration ring may be connected to each other. The arbitration ring shall support operation with one card, or multiple cards installed. Figure 76 shows an example connection with dual Primary Connectors.

## 4.9 SMBus 2.0 Addressing Requirements

The SMBus provides a low speed management bus for the OCP NIC 3.0 card. The FRU EEPROM is connected on this bus. Additionally, network controllers may utilize the SMBus 2.0 interface for MCTP communications. OCP NIC 3.0 does not support MCTP over  $I^2C$  due to the use of specific SMBus 2.0 addressing. Proper power domain isolation shall be implemented on the NIC.

## 4.9.1 SMBus Address Map

OCP NIC 3.0 cards shall support SMBus Address Resolution Protocol (ARP) to allow each device to be dynamically assigned an addresses for MCTP communication. This method automatically resolves address conflicts and eliminate the need for manual configuration of addresses. The address type of dynamic addresses can be either a dynamic and persistent address device or a dynamic and volatile address device. Refer to SMBus 2.0 specification and Section 6.11 of DSP0237 1.1 for details on SMBus address assignment.

A system implementation may choose to only use fixed addresses for an OCP NIC 3.0 card on the system. The assignment of these fixed addresses is system dependent and outside the scope of this specification. When fixed addresses are assigned to OCP NIC 3.0 card, then the OCP NIC 3.0 card shall be a fixed and discoverable SMBus device. Refer to SMBus 2.0 specification for more details.

All predefined SMBus addresses for OCP NIC 3.0 are shown in Table 54. Baseboard and OCP NIC 3.0 card designers must ensure additional devices do not conflict. The addresses shown are in 8-bit format and represent the read/write address pair.

|                            | SLOT_ID[1:0]                                                         |                                           | FRU EEPROM Address |          |       |                   |                |
|----------------------------|----------------------------------------------------------------------|-------------------------------------------|--------------------|----------|-------|-------------------|----------------|
| Physical<br>Slot<br>(Dec.) | <del>DATA_OUT</del><br><del>SR0.0)<u>Pin</u><br/><u>OCP_A6</u></del> | <mark>(</mark> Pin<br>OCP_B7 <del>)</del> | A2                 | A1       | A0    | Binary<br>Address | Hex<br>Address |
|                            | SLOT_ID1                                                             | SLOT_ID0                                  | SLOT_ID1           | SLOT_ID0 | Fixed |                   |                |
| Slot 0                     | 0                                                                    | 0                                         | 0                  | 0        | 0     | 0b1010_000X       | 0xA0/0xA1      |
| Slot 1                     | 0                                                                    | 1                                         | 0                  | 1        | 0     | 0b1010_010X       | 0xA4/0xA5      |
| Slot 2                     | 1                                                                    | 0                                         | 1                  | 0        | 0     | 0b1010_100X       | 0xA8/0xA9      |
| Slot 3                     | 1                                                                    | 1                                         | 1                  | 1        | 0     | 0b1010_110X       | 0xAC/0xAD      |

# Table 54: FRU EEPROM Address Map

## 4.10 FRU EEPROM

#### 4.10.1 FRU EEPROM Address, Size and Availability

The FRU EEPROM provided for the baseboard to determine the card type and is directly connected to the SMBus on the card edge. Only one EEPROM is required for a single physical OCP NIC 3.0 card regardless of the PCIe width or number of physical card edge connectors it occupies. The FRU EEPROM is mandatory and shall be connected to the Primary Connector SMBus.

The EEPROM is addressable at the addresses indicated in Table 54. The write/read pair is presented in 8bit format. The size of EEPROM shall be at least 4Kbits for the base EEPROM map. OCP NIC 3.0 card suppliers may use a larger size EEPROM if needed to store vendor specific information. The FRU EEPROM shall use double byte addressing. The FRU EEPROM shall be write protected for production cards by pulling the EEPROM WP pin high to +3.3V\_EDGE. The FRU shall be writable for manufacturing test and during card development by pulling the EEPROM WP pin low to ground.

The FRU EEPROM is readable in all three power states (ID mode, AUX(S5) mode, and MAIN(S0) mode).

#### 4.10.2 FRU EEPROM Content Requirements

The FRU EEPROM shall follow the data format specified in the IPMI Platform Management FRU Information Storage Definition v1.0 Document Revision 1.3. Both the Product Info and Board Info records shall be populated in the FRU EEPROM. Where applicable, fields common to the Product Info and Board Info records shall be populated with the same values so they are consistent.

The OEM record 0xC0 is used to store specific records for the OCP NIC 3.0. For an OCP NIC 3.0 card, the FRU EEPROM OEM record content based on the format defined in <u>Table 55Table 55</u> shall be populated.

Note: <u>Table 55Table 55</u>Table 55 only shows a portion of the OEM record. The complete record includes Header and valid record checksum as defined in the IPMI Platform Management FRU Information Storage Definition specification.

| Offset | Length | Description                                                                                                                                                                                              |  |
|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0      | 3      | Manufacturer ID.                                                                                                                                                                                         |  |
|        |        | For OCP NIC 3.0 compliant cards, the value of this field shall be set to the OCP IANA assigned number. This value is 0x7FA600, LS byte first. (42623 in decimal)                                         |  |
| 3      | 1      | OCP NIC 3.0 FRU OEM Record Version.                                                                                                                                                                      |  |
|        |        | For OCP NIC 3.0 cards compliant to this specification, the value of this field shall be set to 0x01.                                                                                                     |  |
| 4      | 1      | Card Max power (in Watts) in MAIN (S0) mode.                                                                                                                                                             |  |
|        |        | The encoded value is the calculated max power of the OCP NIC 3.0 card in the Main Power (S0) mode only and does not include the consumed power by transceivers plugged into the line side receptacle(s). |  |
|        |        | 0x00 – 0xFE – Card power rounded up to the nearest Watt for fractional<br>values.<br>0xFF – Unknown                                                                                                      |  |
| 5      | 1      | Card Max power (in Watts) in AUX (S5) mode.                                                                                                                                                              |  |
|        |        | The encoded value is the calculated max power of the OCP NIC 3.0 card in the Aux Power (S5) mode only and does not include the consumed power by transceivers plugged into the line side receptacle(s).  |  |
|        |        | 0x00 – 0xFE – Card power rounded up to the nearest Watt for fractional values.<br>0xFF – Unknown                                                                                                         |  |
| 6      | 1      | Hot Aisle Card Cooling Tier.                                                                                                                                                                             |  |
|        |        | The encoded value reports the OCP NIC 3.0 Card Hot Card Cooling Tier as defined in Section 6.6.1.                                                                                                        |  |
|        |        | 0x00 – RSVD                                                                                                                                                                                              |  |
|        |        | 0x01 – Hot Aisle Cooling Tier 1<br>0x02 – Hot Aisle Cooling Tier 2                                                                                                                                       |  |
|        |        | 0x03 – Hot Aisle Cooling Tier 3                                                                                                                                                                          |  |
|        |        | 0x04 – Hot Aisle Cooling Tier 4                                                                                                                                                                          |  |
|        |        | 0x05 – Hot Aisle Cooling Tier 5<br>0x06 – Hot Aisle Cooling Tier 6                                                                                                                                       |  |
|        |        | 0x07 – Hot Aisle Cooling Tier 7                                                                                                                                                                          |  |
|        |        | 0x08 – Hot Aisle Cooling Tier 8                                                                                                                                                                          |  |
|        |        | 0x09 – Hot Aisle Cooling Tier 9                                                                                                                                                                          |  |
|        |        | 0x0A – Hot Aisle Cooling Tier 10<br>0x0B – Hot Aisle Cooling Tier 11                                                                                                                                     |  |
|        |        | 0x0C – Hot Aisle Cooling Tier 12                                                                                                                                                                         |  |
|        |        | 0x0D – 0xFE – Reserved<br>0xFF – Unknown                                                                                                                                                                 |  |
| 7      | 1      | Cold Aisle Card Cooling Tier.                                                                                                                                                                            |  |
| ,      | -      | The encoded value reports the OCP NIC 3.0 Card Cold Aisle Cooling Tier as defined in Section 6.6.2.                                                                                                      |  |
|        |        |                                                                                                                                                                                                          |  |

|    |   | 0x00 – RSVD                                                                                                                       |
|----|---|-----------------------------------------------------------------------------------------------------------------------------------|
|    |   | 0x01 – Cold Aisle Cooling Tier 1<br>0x02 – Cold Aisle Cooling Tier 2                                                              |
|    |   | 0x03 – Cold Aisle Cooling Tier 3                                                                                                  |
|    |   | 0x04 – Cold Aisle Cooling Tier 4                                                                                                  |
|    |   | 0x05 – Cold Aisle Cooling Tier 5                                                                                                  |
|    |   | 0x06 – Cold Aisle Cooling Tier 6                                                                                                  |
|    |   | 0x07 – Cold Aisle Cooling Tier 7                                                                                                  |
|    |   | 0x08 – Cold Aisle Cooling Tier 8                                                                                                  |
|    |   | 0x09 – Cold Aisle Cooling Tier 9                                                                                                  |
|    |   | 0x0A – Cold Aisle Cooling Tier 10                                                                                                 |
|    |   | 0x0B – Cold Aisle Cooling Tier 11                                                                                                 |
|    |   | 0x0C – Cold Aisle Cooling Tier 12                                                                                                 |
|    |   | 0x0D – 0xFE – Reserved<br>0xFF – Unknown                                                                                          |
| 8  | 1 | Card active/passive cooling.                                                                                                      |
| 0  | 1 |                                                                                                                                   |
|    |   | This byte defines if the card has passive cooling (there is no fan on the card) or active cooling (a fan is located on the card). |
|    |   |                                                                                                                                   |
|    |   | 0x00 – Passive Cooling<br>0x01 – Active Cooling                                                                                   |
|    |   | 0x02 – 0xFE – Reserved                                                                                                            |
|    |   | 0xFF – Unknown                                                                                                                    |
| 9  | 2 | Hot aisle standby airflow requirement.                                                                                            |
| -  |   | The encoded value represents the amount of airflow, in LFM, required to cool                                                      |
|    |   | the card in AUX (S5) mode while operating in a hot aisle environment. Refer to                                                    |
|    |   | Section 6 for more information about the thermal and environmental                                                                |
|    |   | requirements.                                                                                                                     |
|    |   | Byte 9 is the LS byte, byte 10 is the MS byte.                                                                                    |
|    |   | 0x0000-0xFFFE – LFM required for cooling card in Hot Aisle Operation.                                                             |
|    |   | 0xFFFF – Unknown.                                                                                                                 |
| 11 | 2 | Cold aisle standby airflow requirement.                                                                                           |
|    |   | The encoded value represents the amount of airflow, in LFM, required to cool                                                      |
|    |   | the card in AUX (S5) mode while operating in a cold aisle environment. Refer to                                                   |
|    |   | Section 6 for more information about the thermal and environmental                                                                |
|    |   | requirements.                                                                                                                     |
|    |   | Byte 11 is the LS byte, byte 12 is the MS byte.                                                                                   |
|    |   | 0x0000-0xFFFE – LFM required for cooling card in Cold Aisle Operation.                                                            |
|    |   | 0xFFFF – Unknown.                                                                                                                 |
| 13 | 1 | UART Configuration 1.                                                                                                             |
|    |   | This byte denotes the UART configuration 1. A value 0x00 means no serial                                                          |
|    |   | connection is required.                                                                                                           |
|    |   | Bits [2:0] denotes the UART baud rate per the encoding table below. If                                                            |
|    |   | implemented, the encoded field value defines the default baud rate of the OCP                                                     |
|    |   | NIC 3.0 card serial port.<br>0b000 – No serial connection                                                                         |
|    |   | 0b000 – No serial connection<br>0b001 – 115200 baud                                                                               |
|    |   | 0b010 – 115200 baud                                                                                                               |
|    |   | 0b011 - 38400 baud                                                                                                                |
|    | 1 |                                                                                                                                   |
|    |   | 0b100 – 19200 baud                                                                                                                |

http://opencompute.org

I

|               |          | 0b101 – 9600 baud<br>0b110 – 4800 baud<br>0b111 – 2400 baud                                                                                                                                                              |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |          | Bits [4:3] denotes the number of data bits.<br>0b00 – No serial connection                                                                                                                                               |
|               |          | 0b01 – 7 data bits<br>0b10 – 8 data bits<br>0b11 – Reserved                                                                                                                                                              |
|               |          | Bits [7:5] denotes the parity bit character.<br>0b000 – No serial connection<br>0b001 – None (N)<br>0b010 – Odd (O)<br>0b011 – Even (E)<br>0b100 – Mark (M)<br>0b101 – Space (S)<br>0b110 – Reserved<br>0b111 – Reserved |
| 14            | 1        | UART Configuration 2.                                                                                                                                                                                                    |
|               |          | This byte denotes the UART configuration 2. A value 0x00 means no serial connection is required.                                                                                                                         |
|               |          | Bits [1:0] denotes the number of stop bits.<br>0b00 – No serial connection<br>0b01 – 1 stop bit<br>0b10 – 1.5 stop bits<br>0b11 – 2 stop bits                                                                            |
|               |          | Bits [3:2] denotes the flow control method.<br>0b00 – No serial connection<br>0b01 – Software handshaking<br>0b10 – No handshaking<br>0b11 – Reserved                                                                    |
|               |          | Bits [7:4] are reserved and shall be encoded to a value of 0b0000.                                                                                                                                                       |
| <u>15</u>     | <u>1</u> | USB Present.                                                                                                                                                                                                             |
|               |          | This byte denotes a USB 2.0 connection is present on the card edge.                                                                                                                                                      |
|               |          | 0x00 – No USB 2.0 is present or is not implemented on the card edge<br>0x01 – A USB 2.0 connection is implemented on the card edge.                                                                                      |
| <u>16</u> :30 | 15       | Reserved for future use.                                                                                                                                                                                                 |
|               |          | Set each byte to 0xFF for this version of the specification.                                                                                                                                                             |
| 31            | 1        | Number of physical controllers (N).                                                                                                                                                                                      |
|               |          | This byte denotes the number of physical controllers on the OCP NIC 3.0 card.<br>If N=0, no controllers exist on this OCP NIC 3.0 card and this is the last byte in<br>the FRU OEM Record.                               |
|               |          | If N≥1, then the controller UDID records below shall be included for each controller N. OCP NIC 3.0 cards may implement up to six physical controllers (N=6) for a Large Form Factor card.                               |
| 32:47         | 16       | Controller 1 UDID (if applicable).                                                                                                                                                                                       |
|               |          | This field reports the Controller 1 Universal Device Identifier (UDID) and is used to aid in the dynamic slave address assignment over the SMBus Address Resolution Protocol.                                            |

Rev 0.74

|         |    | This field shall list the MS Byte First (to align the FRU order to the reported UDID order on the SMBus). This field is populated with the UDID for Controller 1. |
|---------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48:63   | 16 | Controller 2 UDID (if applicable).                                                                                                                                |
| 64:79   | 16 | Controller 3 UDID (if applicable).                                                                                                                                |
| 80:95   | 16 | Controller 4 UDID (if applicable).                                                                                                                                |
| 96:111  | 16 | Controller 5 UDID (if applicable).                                                                                                                                |
| 112:127 | 16 | Controller 6 UDID (if applicable).                                                                                                                                |

# 4.10.3 FRU Template

A FRU template is provided as a baseline implementation example. This FRU template contains the IPMI Platform Management FRU Information Storage Definition v1.2 Product Info, Board Info records as well as the OEM record for OCP NIC 3.0.

The FRU template file may be downloaded from the OCP NIC 3.0 Wiki site: <u>http://www.opencompute.org/wiki/Server/Mezz</u>.

Commented [TN17]: Provide FRU template example.

5 Routing Guidelines and Signal Integrity Considerations

# 5.1 NC-SI Over RBT

For the purposes of this specification, the min and max electrical trace length of the NC-SI signals shall be between 2 inches and 4 inches. The traces shall be implemented as 50 Ohm impedance controlled nets. This requirement applies to both the small and large form factor OCP NIC 3.0 cards.

- 5.1.1 Channel Budget Requirements
- 5.1.1.1 Budget impact requirements using isolation buffers
- 5.1.1.2 Add-in Card Channel Budget
- 5.1.1.3 Baseboard Channel Budget Total capacitive load Etc.
- 5.1.1.4 SFF-TA-1002 Connector Channel Budget
- 5.1.1.5 Timing Budget
- 5.1.1.6 Impedance

# 5.2 SMBus 2.0

This section is a placeholder for SMBus 2.0 related routing guidelines and SI considerations. The OCP NIC 3.0 subgroup intends to define the bus operational speed range, capacitive loading, range of pull up resistance values. Doing so allows the baseboard suppliers to design a SMBus interface that is compatible with OCP NIC 3.0 products.

## 5.3 PCle

This section is a placeholder for the PCIe routing guidelines and SI considerations.

OCP NIC 3.0 card suppliers shall follow the PCIe routing specifications. At this time, the OCP NIC 3.0 subgroup is working to identify and agree to the channel budget for an OCP NIC 3.0 card and leave sufficient margin for the baseboard. Refer to the PCIe CEM and PCIe Base specifications for end-to-end channel signal integrity considerations.

- 5.3.1 Background
- 5.3.2 Channel Requirements

5.3.2.1 PCIe Gen3 Channel Budget and Crosstalk Requirements Reference channel budgets for PCIe Gen3.

5.3.2.2 PCIe Gen4 Channel Budget and Crosstalk Requirements Reference channel budgets for PCIe Gen4 – See Section 4.7 of the PCIe CEM 4.0 spec. currently contributing to this section. The contents of this section are a work in progress and is expected to be complete for version 0v90.

Commented [TN18]: The OCP NIC 3.0 SI Workgroup is

**Commented** [TN19]: - Refer to the SMBus specification for details / speed / voltage range.

-Max capacitance and location of pull ups

Refer to SMBus specification as appropriate. Differences/implementation specific items for OCP NIC 3.0 are called out here.

Commented [TN20]: Refer to CEM for gen3/4/5.

## 5.3.2.3 PCIe Gen5 Channel Budget and Crosstalk Requirements

The OCP NIC 3.0 specification uses SFF-TA-1002 compliant 4C and 4C+ connectors. The SFF-TA-1002 working group expects these connectors to work with PCIe Gen5 rates. This section shall be used as a placeholder for Gen5 cards.

5.3.2.4 REFCLK requirements For the four REFCLKs – each REFCLK shall be treated per the PCIe CEM

# 5.3.2.5 Add-in Card Channel Budget

This section defines the OCP NIC 3.0 card channel budget from the gold finger edge to the end point silicon.

# 5.3.2.6 Baseboard Channel Budget

This section defines the baseboard channel budget from the root complex silicon to the pads of the OCP 4C and 4C+ connector. This definition does not include the channel budget of the SFF-TA-1002 connector (which is defined in the following section).

**5.3.2.7** SFF-TA-1002 Connector Channel Budget Reference the SFF-TA-1002 spec.

5.3.2.8 Insertion Loss – Normative

5.3.2.9 Return Loss – Normative

#### 5.3.2.10 Differential Skew – Normative

For PCIe transmit and receive differential pairs, the target differential skew is 5mils for the OCP NIC 3.0 card and 10 mil for the baseboard. This is the same requirement values set forth in the PCIe CEM specification to minimize the common-mode signal leading to a reduction in potential EMI impact on the system.

For the PCIe REFCLKs, the target differential skew is 10mils.

5.3.2.11 Lane-to-Lane skew Reference PCIe CEM 4.0 section 4.7.5

#### 5.3.2.12 Differential Impedance

For PCIe transmit and receive differential pairs, the target impedance is 85 Ohms ± 10%.

For the PCIe REFCLKs, the target impedance is 100 Ohms ± 10%.

- 5.3.3 Test Fixtures
- 5.3.3.1 Load Board
- 5.3.3.2 Baseboard
- 5.3.4 Test Methodology

http://opencompute.org

**Commented [TN21]:** The lane under test shall be coupled to the REFCLK associated with that lane. (e.g. 2x8 -- > use the appropriate REFCLK for each x8.)

Commented [TN22]: Align per CEM.

Commented [TN23]: Align per CEM.

- 5.3.4.1 DUT Control and Test Automation Recommendations
- 5.3.4.2 Transmitter Testing
- 5.3.4.3 Receiver Testing
- 5.3.4.4 PLL Test

# 6 Thermal and Environmental

#### 6.1 Airflow Direction

The OCP NIC 3.0 <u>card</u> is designed to operate in either of two different airflow directions which are referred to as Hot Aisle and Cold Aisle. In both Hot Aisle and Cold Aisle configurations all airflow is directed over the topside of the card. Component placement must assume that <u>there will be</u> no airflow <del>will exist</del> on the bottom side of the card. The local approach air temperature and <del>speed velocity</del> to the card is dependent on the capability of the system adopting OCP NIC 3.0 card. These parameters may be impacted by the operational altitude and relative humidity in Hot Aisle or Cold Aisle configurations. Design boundary conditions for Hot Aisle and Cold Aisle cooling are included below in Sections 6.1.1 and 6.1.2 respectively.

The two airflow directions <u>of the Hot and Cold Aisle cases</u> should not result in multiple thermal solutions to separately satisfy the varying thermal boundary conditions. Ideally, any specific OCP NIC 3.0 card design should function in systems with either Hot Aisle or Cold Aisle cooling. Thermal analysis in support of this specification have shown the Hot Aisle configuration to be more challenging than Cold Aisle but card vendors should make that determination for each card that is developed.

#### 6.1.1 Hot Aisle Cooling

The airflow in typical server systems will approach from the card edge or heatsink side of the card. This airflow direction is referred to as Hot Aisle cooling and is illustrated below in Figure 93. The term Hot Aisle refers to the card being located at the rear of the system where the local inlet airflow is preheated by the upstream system components (e.g. HDD, CPU, DIMM, etc.).



The boundary conditions for Hot Aisle cooling are shown below in Table 56 and Table 57. The low temperature is listed at 5°C and assumes fresh air could be ducted to the back of the system from the front. More typically the inlet temperature to the OCP NIC 3.0 card will be in the same range as PCIe cards located at the back of the system – 55°C. Depending on the system design, power density, and airflow the inlet temperature to the OCP NIC 3.0 card may be as high as 60°C or 65°C. The airflow velocities listed in Table 57 represent the airflow velocities typical in mainstream servers. Higher airflow

velocities are available within the Hot Aisle cooling tiers listed in <u>Table 62Table 61</u> but card designers sure to understand the system level implications of such high card LFM requirements.

| Table 56: Hot Aisle Air | Temperature Bound | ary Conditions |
|-------------------------|-------------------|----------------|
|-------------------------|-------------------|----------------|

|                 | Low            | Typical | High | Max  |
|-----------------|----------------|---------|------|------|
| Local Inlet air | 5°C            | 55°C    | 60°C | 65°C |
| temperature     | (system inlet) | 55 C    | 60 C | 05 C |

|                             | Table 57: Hot Aisle | Airflow Boundary C | onditions |                     |
|-----------------------------|---------------------|--------------------|-----------|---------------------|
|                             | Low                 | Typical            | High      | Max                 |
| Local inlet air<br>velocity | 50 LFM              | 100-200 LFM        | 300 LFM   | System<br>Dependent |

## 6.1.2 Cold Aisle Cooling

When installed in the front of a server the airflow will approach from the I/O connector (e.g. SFP, QSFP or RJ-45) side of the card. This airflow direction is referred to as Cold Aisle cooling and is illustrated below in Figure 94. The term Cold Aisle refers to the card being located at the front of the system where the local inlet airflow is assumed to be the same temperature as the system inlet airflow.



The boundary conditions for Cold Aisle cooling are shown below in Table 58 and Table 59. The temperature values listed in Table 58 assume the inlet temperature to the OCP NIC 3.0 card to be the same as the system inlet. The low, typical, high, and max temperatures listed align with the ASHRAE A1, A2, A3, and A4 environmental classes. Depending on the system, the supported ASHRAE class may be limit the maximum temperature to the OCP 3.0 NIC card. However, for more broad industry support, cards should be designed to the upper end of the ASHRAE classes (i.e. A4).

Table 58: Cold Aisle Air Temperature Boundary Conditions

|                 | Low | Typical      | High      | Max       |
|-----------------|-----|--------------|-----------|-----------|
| Local Inlet Air | 5°C | 25-35°C      | 40°C      | 45°C      |
| Temperature     |     | ASHRAE A1/A2 | ASHRAE A3 | ASHRAE A4 |

# Table 59: Cold Aisle Airflow Boundary Conditions

|                 | Low      | Typical   | High      | Max       |
|-----------------|----------|-----------|-----------|-----------|
| Local Inlet Air | 50 LFM   | 100 LFM   | 200 LFM   | System    |
| Velocity        | JU LEIVI | TOO LEIVI | 200 LFIVI | Dependent |

## 6.2 Thermal Design Guidelines

The information in this section is intended to serve as a quick reference guide for OCP NIC 3.0 designers early in the design process. The information should be used as a reference for upfront thermal design and feasibility and should not replace detailed card thermal design analysis. The actual cooling capability of the card shall be defined based on the testing with the OCP NIC 3.0 thermal test fixture documentation as defined in Section 6.4.

## 6.2.1 SFF Card ASIC Cooling – Hot Aisle

The ASIC or controller chip is typically the highest power <u>consumer component</u> on the card. Thus, as OCP NIC 3.0 cards are developed it is important to understand the ASIC cooling capability. Figure 95 below provides an estimate of the maximum ASIC power that can be supported as a function of the local inlet velocity for the <u>small card form factorSFF card in a hot aisle cooling configuration</u>. Each curve in Figure 95 represents a different local inlet air temperature from 45°C to 65°C.

The curves shown in Figure 95 were obtained using CFD analysis of a reference OCP NIC 3.0 small form factor card. The reference card has a 20mm x 20mm ASIC with two QSFP connectors. Figure 96 shows a comparison of the 3D CAD and CFD model geometry for the reference OCP NIC 3.0 card. Additional card geometry parameters and boundary conditions used in the reference CFD analysis are summarized in Table 60. The OCP NIC 3.0 simulation was conducted within a virtual version of the test fixture defined in Section 6.4.

An increase in the supported ASIC power or a decrease in the required airflow velocity may be achieved through heatsink size and material changes. For example, a larger heatsink or a heatsink made out of copper could improve ASIC cooling and effectively shift up the supportable power curves shown in Figure 95.

Figure 95: ASIC Supportable Power for Hot Aisle Cooling – Small Card Form Factor

Field Code Changed
Field Code Changed

Field Code Changed

Field Code Changed



The curves shown in Figure 95 were obtained using CFD analysis of a reference OCP NIC 3.0 small The reference card has a 20mm x 20mm ASIC with two QSFP connectors. Figure 96 shows a comparison of the 3D CAD and CFD model geometry for the reference OCP NIC 3.0 card. Additional card geometry parameters and boundary conditions used in the reference CFD analysis are summarized in Table 60. The OCP NIC 3.0 simulation was conducted within a virtual version of the test fixture defined in Section 6.4.

## Figure 96: OCP NIC 3.0 SFF Reference Design and CFD Geometry-CAD & CFD



Table 60: Reference OCP NIC 3.0 Small SFF Card Geometry

| OCP NIC 3.0 Form Factor       | Small-SFF Card       |
|-------------------------------|----------------------|
| Heatsink Width                | 65mm                 |
| Heatsink Length               | 54mm                 |
| Heatsink Height               | 9.24mm               |
| Heatsink Base Thickness       | 1.5mm                |
| Fin Count/Thickness           | 28/0.5mm             |
| Heatsink Material             | Extruded Aluminum    |
| ASIC Width                    | 20                   |
| ASIC Length                   | 20                   |
| ASIC Height                   | 2.26                 |
| ASIC Theta-JC                 | 0.17 C/W             |
| ASIC Theta-JB                 | 10 C/W               |
| OCP PCB In-Plane Conductivity | 34 W/mK              |
| OCP PCB Normal Conductivity   | 0.33 W/mK            |
| ASIC Max T-case               | 95°C                 |
| OCP NIC 3.0 I/O Connectors    | Two QSFP @ 3.5W each |

An increase in the supported ASIC power or a decrease in the required airflow velocity may be achieved through heatsink size and material changes. For example, a larger heatsink or a heatsink made out of copper could improve ASIC cooling and effectively shift up the supportable power curves shown in Figure 95.

It is important to point out that the curves shown in Figure 95 represent only the maximum ASIC power that can be supported vs. the supplied inlet velocity. Other heat loads on the card may require airflow velocities above and beyond that required to cool the ASIC. SFP or QSFP optical transceivers located downstream of the AISC will in many cases pose a greater cooling challenge than the ASIC cooling. Cooling the optical transceivers becomes even more difficult as the ASIC power is increased due to additional preheating of the air as it moves through the ASIC heatsink. OCP NIC 3.0 designers must consider all heat sources early in the design process to ensure the card thermal solution is sufficient for the feature set.

Card designers must also consider the airflow capability of the server systems that the cards are targeted for use within. Figure 97 below shows the <u>SFF</u> ASIC supportable power curves with an overlay of three server airflow capability ranges. Designers must ensure that their thermal solutions and resulting card airflow requirements fall within the range of supportable system airflow velocity. Cards that are under-designed (e.g. require airflow greater than the system capability) will have thermal issues when deployed into the server system. Card designers are advised to work closely with system vendors to ensure they target the appropriate airflow and temperature boundary conditions.

Figure 97: Server System Airflow Capability – Hot Aisle Cooling



Open Compute Project • OCP NIC 3.0 Rev 0.74

## 6.2.2 LFF Card ASIC Cooling – Hot Aisle

Figure 98 below provides an estimate of the maximum ASIC power that can be supported as a function of the local inlet velocity for the LFF card in a hot aisle cooling configuration. Each curve in Figure 98 represents a different local inlet air temperature from 45°C to 65°C.



The curves shown in Figure 98 were obtained using CFD analysis of the reference OCP NIC 3.0 LFF card. The reference card has a 45mm x 45mm ASIC with two QSFP connectors. Additional card geometry parameters and boundary conditions used in the reference CFD analysis are summarized in Table 61. Figure 99 shows a comparison of the 3D CAD and CFD model geometry for the reference OCP NIC 3.0 card.

## Figure 99: OCP NIC 3.0 LFF Reference Design and CFD Geometry



| Table 61. Reference 661 Mie 5.6 Eff Card Geometry |                      |  |  |  |  |
|---------------------------------------------------|----------------------|--|--|--|--|
| OCP NIC 3.0 Form Factor                           | LFF Card             |  |  |  |  |
| Heatsink Width                                    | <u>75mm</u>          |  |  |  |  |
| Heatsink Length                                   | <u>85mm</u>          |  |  |  |  |
| Heatsink Height                                   | <u>9.3mm</u>         |  |  |  |  |
| Heatsink Base Thickness                           | <u>1.5mm</u>         |  |  |  |  |
| Fin Count/Thickness                               | <u>33/0.5mm</u>      |  |  |  |  |
| Heatsink Material                                 | Extruded Aluminum    |  |  |  |  |
| ASIC Width                                        | <u>45</u>            |  |  |  |  |
| ASIC Length                                       | <u>45</u>            |  |  |  |  |
| ASIC Height                                       | <u>2.13</u>          |  |  |  |  |
| ASIC Theta-JC                                     | <u>0.17 C/W</u>      |  |  |  |  |
| ASIC Theta-JB                                     | <u>10 C/W</u>        |  |  |  |  |
| OCP PCB In-Plane Conductivity                     | <u>34 W/mK</u>       |  |  |  |  |
| OCP PCB Normal Conductivity                       | <u>0.33 W/mK</u>     |  |  |  |  |
| ASIC T-case Max                                   | <u>95°C</u>          |  |  |  |  |
| OCP NIC 3.0 I/O Connectors                        | Two QSFP @ 3.5W each |  |  |  |  |

## Table 61: Reference OCP NIC 3.0 LFF Card Geometry

It is important to note that the supportable power for the LFF card is considerably higher than for the SFF card due to the increased size of the ASIC heatsink. In addition, optics module cooling on the LFF card will also be considerably improved due to the arrangement of the optics in parallel to the ASIC heatsink rather than in series. These thermal advantages are key drivers for the LFF card geometry. The OCP NIC 3.0 simulation was conducted within a virtual version of the LFF card test fixture defined in Section 6.4.

Figure 100 below shows the LFF ASIC supportable power curves with an overlay of three server airflow capability ranges. Designers must ensure that their thermal solutions and resulting card airflow requirements fall within the range of supportable system airflow velocity. Cards that are under-designed (e.g. require airflow greater than the system capability) will have thermal issues when deployed into the server system. Card designers are advised to work closely with system vendors to ensure they target the appropriate airflow and temperature boundary conditions.



## 6.2.26.2.3 SFF Card ASIC Cooling – Cold Aisle

Compared to the Hot Aisle cooling <u>configuration</u>, there are several key differences for Cold Aisle ASIC cooling. With Cold Aisle cooling the airflow is pulled from the I/O connector side of the card. The I/O connectors and faceplate venting may affect the airflow through the ASIC heatsink. The I/O connectors may also preheat the airflow by some amount. In a Cold Aisle cooling configuration, other parallel airflow paths may result in less airflow passing over and through the OCP NIC 3.0 card compared to the Hot Aisle.

The ASIC cooling analysis for <u>the SFF Card in the</u> Cold Aisle <u>configuration</u> was conducted utilizing the same geometry and boundary conditions described in Figure 96 and Table 60 with airflow moving from I/O connector to ASIC (opposite to the Hot Aisle analysis). <u>Figure 101Figure 98</u> below shows the results analysis for the Cold Aisle cooling configuration. Each curve in <u>Figure 101Figure 98</u> represents a different inlet air temperature from 25°C to 45°C.





Similar to Figure 97 for Hot Aisle cooling, Figure 102Figure 99 below shows the ASIC supportable power with an overlay of three Cold Aisle server airflow capability ranges. Designers must ensure that their thermal solutions and resulting card airflow requirements fall within the range of supportable Cold Aisle system airflow velocity. Cards that are under-designed (e.g. require airflow greater than the system capability) will have thermal issues when deployed into the server system. Card designers are advised to work closely with system vendors to ensure they target the appropriate airflow and temperature boundary conditions for both Hot and Cold Aisle cooling.

Figure <u>10299</u>: Server System Airflow Capability – <u>SFF</u> Cold Aisle Cooling



A comparison of Hot Aisle (55°C) and Cold Aisle (35°C)<u>SFF</u> ASIC cooling capability curves is shown below in <u>Figure 103</u>Figure 100. The comparison shows the Hot Aisle ASIC cooling capability at 12W at 150LFM cold Aisle cooling capability shows support for 19W at 150LFM. In general, based on the reference geometry, the Cold Aisle cooling configuration allows for higher supported ASIC power at lower velocities due primarily to the lower inlet temperatures local to the OCP NIC 3.0 card when in the Cold Aisle cooling configuration.



Figure <u>103</u>100: ASIC Supportable Power Comparison – Small SFF Card Form Factor

http://opencompute.org

Open Compute Project • OCP NIC 3.0

## 6.2.4 LFF Card ASIC Cooling – Cold Aisle

The ASIC cooling analysis for the LFF card in Cold Aisle configuration was conducted utilizing the same geometry and boundary conditions described in Figure 99 and Table 61 with airflow moving from I/O connector to ASIC (opposite to the Hot Aisle analysis). Figure 104 below shows the results of this analysis for the Cold Aisle cooling configuration. Each curve in Figure 104 represents a different system inlet air temperature from 25°C to 45°C.



Similar to Figure 102 for LFF Hot Aisle cooling, Figure 105 below shows the LFF ASIC supportable power curves with an overlay of three Cold Aisle server airflow capability ranges. Designers must ensure that their thermal solutions and resulting card airflow requirements fall within the range of supportable Cold Aisle system airflow velocity. Cards that are under-designed (e.g. require airflow greater than the system capability) will have thermal issues when deployed into the server system. Card designers are advised to work closely with system vendors to ensure they target the appropriate airflow and temperature boundary conditions for both Hot and Cold Aisle cooling.

Figure 105: Server System Airflow Capability – LFF Cold Aisle Cooling

Open Compute Project • OCP NIC 3.0 Rev 0.74



A comparison of Hot Aisle (55°C) and Cold Aisle (35°C) LFF ASIC cooling capability curves is shown below in Figure 106. The comparison shows the Hot Aisle ASIC cooling capability at 19W at 150LFM while the cold Aisle cooling capability shows support for 42W at 150LFM. In general, based on the reference geometry, the Cold Aisle cooling configuration allows for higher supported ASIC power at lower velocities due primarily to the lower inlet temperatures local to the OCP NIC 3.0 card when in the Cold Aisle cooling configuration.



Figure 106: ASIC Supportable Power Comparison – LFF Card

## 6.3 Thermal Simulation (CFD) Modeling

<u>CFD models of the SFF and LFF cards developed for the analysis detailed in Section 6.2 are available for</u> download on the OCP NIC 3.0 Wiki: http://www.opencompute.org/wiki/Server/Mezz

The thermal models available on the wiki site are in Icepak format. CAD step file exports from those models are also available to aid in re-creation of the models in other CFD software tools. Note that the geometry utilized in the CFD models is based on the OCP NIC 3.0 thermal test fixture detailed in Section 6.4.

Thermal simulation of OCP NIC 3.0 cards using <u>the provided</u> CFD <u>models</u> is recommended. <u>Ideally</u>, <u>vendors developing OCP NIC 3.0 cards would perform CFD analysis to validate card thermal solutions</u> <u>using the provided CFD models prior to building card prototypes</u>. One prototypes are available, vendors <u>would then perform thermal testing on the functional cards using the thermal test fixtures detailed in</u> The information that follows includes details of the geometry that should be used for CFD modeling of the OCP NIC 3.0 Small form factor. The geometry described below was developed to ensure consistency across card vendors when analyzing the card cooling and thermal solution. The geometry to be used for CFD analysis is based on the OCP NIC 3.0 thermal test fixture detailed in Section 6.4.

#### 6.3.1 Transceiver Simulation Modeling

The OCP NIC 3.0 subgroup plans to provide transceiver (both optical and active copper) thermal models to aid in simulating card operational conditions in the Hot Aisle and Cold Aisle.

This section is a placeholder and will be updated in a future revision of this specification.

## 6.4 Thermal Test Fixture – Small Card

Thermal test fixtures have been developed for SFF and LFF OCP NIC 3.0 cards. The test fixtures are intended to provide a common thermal test platform for card vendors, server vendors, and other industry groups planning to develop or utilize the OCP NIC 3.0 card form factors. Details of the thermal test fixtures are as follows:

- Sheet metal side walls, base, faceplate, and top cover
- Thumbscrew top cover access
- PCB sandwiched between base and side walls
- Intended for attachment to wind tunnel or flow bench such as those available at: http://www.fantester.com/
- Allows for thermal testing of functional OCP NIC 3.0 cards in a metered airflow environment
- Input power from external power supplies allows for OCP NIC 3.0 card power measurement
   <u>o</u> Power connections for 3.3V, GND, GND, 12V (SFF)
  - Power connections for 3.3V, GND, GND, GND, 12V, 12V (LFF)
- RJ45 connector for NC-SI pass-through
- USB Type-X connector for microprocessor connectivity
- Functions as a remote PCIe extension with intent to position host server under the fixture for <u>connection to system PCIe slot</u>
  - o Single x16 connection to server host on bottom side of the fixture PCB (SFF)
  - Dual x16 connection to server host on bottom side of the fixture PCB (LFF)
  - <u>Predefined locations for fixture airflow/temperature sensors on fixture PCB silkscreen.</u> Quantity 3x per board.
  - O Quantity 4x for LFF see Figure 112
  - o Candlestick style sensors available at:
  - https://www.gats.com/Products/Instruments/Temperature-and-Velocity-Measurement/Sensors/Candlestick-Sensor
  - o Candlestick sensors must be procured separately, not integrated with fixture PCB
- Blockage above OCP3 card to mimic system geometry and prevent airflow bypass
  - Low profile PCIe card for SFF fixture
- Block sheet metal obstruction built into the top cover for the LFF fixture Full definition of the thermal test fixture will be included in a future specification release. Images of preliminary design are shown in Figure 101 and Figure 102.

CAD Files for the current revision of the test fixture are available for download on the OCP NIC 3.0 Wiki: <u>http://www.opencompute.org/wiki/Server/Mezz</u>.

## 6.4.1 Test Fixture for SFF Card

Images of the SFF thermal test fixture are shown in Figure 107 and Figure 108. The SFF fixture PCB is shown in Figure 109. Note the three candlestick sensor locations directly next to the OCP NIC 3.0 connectors.



Figure 109: SFF Card Thermal Test Fixture PCB



## 6.4.16.4.2 Test Fixture for LFF Card

Images of the LFF thermal test fixture are shown in Figure 110 and Figure 111. The LFF fixture PCB is shown in Figure 112. Note the three candlestick sensor locations directly next to the OCP NIC 3.0 connectors.

## Figure 110: LFF Card Thermal Test Fixture Design





Figure 111: LFF Card Thermal Test Fixture Design – Cover Removed

Figure 112: LFF Card Thermal Test Fixture PCB



## 6.4.26.4.3 Test Fixture Airflow Direction

When utilizing the OCP NIC 3.0 thermal test fixture, the wind tunnel or flow bench must be configured to push airflow for hot aisle cooling or to pull airflow for cold aisle cooling a shown in Figure 113.

Figure 113: Thermal Test Fixture Airflow Direction

As noted in previously, candlestick sensor locations are included on the fixture PCB silkscreen. These candlestick sensors provide point measurements for both airflow velocity (LFM) and air temperature. The airflow at the inlet to the OCP NIC 3.0 will differ from the fixture mean velocity due to the obstructions above the OCP NIC 3.0 cards within the fixture. Thus, the fixture flow rate and cross-sectional area should not be used to determine the local velocity at the OCP NIC 3.0 card. Instead, the candlestick velocity/temperature sensors should be utilized to directly measure the local inlet velocity to the cards for hot aisle cooling.

Figure 114 and Figure 115 below show the air velocity at each sensor location vs. the total fixture flow rate in CFM. The curves shown in these figures are based on the data collected from the CFD models discussed in Section 6.3. Note the error between the velocity obtained from the sensor locations vs. the velocity based on the duct cross-sectional area.



Figure 115: LFF Fixture, Hot Aisle Flow - Candlestick Air Velocity vs. Volume Flow



## 6.5 Card Sensor Requirements

See Sections 4.4 to 4.6 for information relating to temperature sensor and reporting requirements.

## 6.6 Card Cooling Tiers

Section 4.10.2 defines a number of registers that may be read by the associated baseboard system. Two of these registers provide the Hot Aisle and Cold Aisle Card Cooling Tiers that may be used for fan speed control. The Card Cooling Tiers relate the card local inlet temperature to the required local inlet velocity which allows the system to set fan speeds according to the cooling requirements of the card.

The Card Cooling Tier registers are particularly useful for systems that do not implement temperature sensor monitoring. The register may also be used as a backup for cards that do implement temperature sensor monitoring.

## 6.6.1 Hot Aisle Cooling Tiers

Card Cooling Tiers for Hot Aisle Cooling are defined in <u>Table 62</u>Table 61. The values in the table are listed units shown in LFM. Future releases of this specification will provide more detail to the Card Cooling Tier curve definition.

|                                                   | Table 0201. Not Alsie Card Cooling Her Definitions (LFM) |                                        |        |        |        |         |        |            |            |             |             |            |
|---------------------------------------------------|----------------------------------------------------------|----------------------------------------|--------|--------|--------|---------|--------|------------|------------|-------------|-------------|------------|
|                                                   | Tar                                                      | Target Operating Region High Fan Speed |        |        |        |         | Non-Ty | oical Serv | er Airflov | w - Subject | to System ( | Capability |
| OCP NIC 3.0<br>Local Inlet<br>Temperature<br>[°C] | Tier 1                                                   | Tier 2                                 | Tier 3 | Tier 4 | Tier 5 | Tier 6  | Tier 7 | Tier 8     | Tier 9     | Tier 10     | Tier 11     | Tier 12    |
| 5                                                 |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |
| 10                                                |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |
| 15                                                |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |
| 20                                                |                                                          |                                        |        |        | Vor    | k-in    | Dra    | nore       | 226        |             |             |            |
| 25                                                |                                                          |                                        |        | v      | 0-0-1- | IX-11-1 | -1-1-0 | 28-1-0     | -33        |             |             |            |
| 30                                                |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |
| 35                                                |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |
| 40                                                |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |
| 45                                                |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |
| 50                                                |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |
| 55                                                | 50                                                       | 100                                    | 150    | 200    | 250    | 300     | 350    | 400        | 450        | 500         | 750         | 1000       |
| 60                                                |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |
| 65                                                |                                                          |                                        |        |        |        |         |        |            |            |             |             |            |

Table 6261: Hot Aisle Card Cooling Tier Definitions (LFM)

## 6.6.2 Cold Aisle Cooling Tiers

Card Cooling Tiers for Cold Aisle Cooling are defined in <u>Table 63</u>. The values in the table are listed with units shown in LFM. Future releases of this specification will provide more detail to the Card Cooling Tier curve definition.

|                                                       | Table <u>63</u> 62: Cold Aisle Card Cooling Tier Definitions (LFM) |        |        |        |        |           |             |             |            |           |         |         |
|-------------------------------------------------------|--------------------------------------------------------------------|--------|--------|--------|--------|-----------|-------------|-------------|------------|-----------|---------|---------|
|                                                       | Target Operating Region Server Airflow<br>High Fan Speed           |        |        |        | Non-Ty | pical Ser | ver Airflow | - Subject t | o System C | apability |         |         |
| OCP NIC<br>3.0 Local<br>Inlet<br>Temperat<br>ure [°C] | Tier 1                                                             | Tier 2 | Tier 3 | Tier 4 | Tier 5 | Tier 6    | Tier 7      | Tier 8      | Tier 9     | Tier 10   | Tier 11 | Tier 12 |
| 5                                                     |                                                                    |        |        |        |        |           |             |             |            |           |         |         |
| 10                                                    |                                                                    |        |        |        | Var    | k-in      | Drc         | arc         | <u> </u>   |           |         |         |
| 15                                                    |                                                                    |        |        | V      | VUI    | N III     |             | <u>יאי</u>  | 222        |           |         |         |
| 20                                                    |                                                                    |        |        |        |        |           |             |             |            |           |         |         |
| 25                                                    |                                                                    |        |        |        |        |           |             |             |            |           |         |         |
| 30                                                    |                                                                    |        |        |        |        |           |             |             |            |           |         |         |
| 35                                                    | 50                                                                 | 100    | 150    | 200    | 250    | 300       | 350         | 400         | 450        | 500       | 750     | 1000    |
| 40                                                    |                                                                    |        |        |        |        |           |             |             |            |           |         |         |
| 45                                                    |                                                                    |        |        |        |        |           |             |             |            |           |         |         |
| 50                                                    |                                                                    |        |        |        |        |           |             |             |            |           |         |         |
| 55                                                    |                                                                    |        |        |        |        |           |             |             |            |           |         |         |
| 60                                                    |                                                                    |        |        |        |        |           |             |             |            |           |         |         |
| 65                                                    |                                                                    |        |        |        |        |           |             |             |            |           |         |         |

## 6.7 Non-Operational Shock & Vibration Testing

OCP NIC 3.0 components are deployed in various environments. As such, all OCP NIC 3.0 cards shall be subjected to shock and vibration testing to ensure products do not sustain damage during normal operational or transportation conditions. While end customer deployments may require an additional final system level test, this section sets the minimum shock and vibration requirements for an OCP NIC 3.0 card that must also be considered.

Shock and vibration testing shall be done in accordance with the procedures listed below. The tests shall be conducted using a vertical shock table. The OCP NIC 3.0 card shall be fixtured in the standard test fixture as described in Section 6.7.1.

## 6.7.1 Shock & Vibe Test Fixture

TBD. Working group to provide description and mechanical details and figures.

#### 6.7.2 Test Procedure

The following procedures shall be followed for the shock and vibration testing:

- A minimum sample size of three OCP NIC 3.0 cards shall be subjected to shock and vibration.
- All samples shall be verified for functionality prior to test.
- The OCP NIC 3.0 card shall be fixtured to simulate how the card will be mounted within a system. For example, the OCP NIC 3.0 card may be fixtured in the horizontal plane with the primary component side facing up for certain chassis configurations.
- The fixture shall be tested on all 6 sides. Each side shall be clearly labeled as 1-6 for test ٠ identification purposes. Testing shall be performed in the vertical axis only. The fixture shall be rotated until all six sides have been tested as the product may be dropped from any orientation during handling. Testing shall not be conducted on a three axis slip table.
- Non-operational vibration testing is performed at 1.88G<sub>RMS</sub> for a duration of 15 minutes per side for all six surfaces per Table 64Table 63.

Commented [TN24]: This section is a work in progress. Contact the OCP NIC 3.0 Work Group for updates

Commented [TN25R24]: What about the other environmental testing requirements?

| Frequency (Hz) | G²/Hz  |
|----------------|--------|
| 10             | 0.13   |
| 20             | 0.13   |
| 70             | 0.004  |
| 130            | 0.004  |
| 165            | 0.0018 |
| 500            | 0.0018 |

Table <u>64</u>63: Random Virbation Testing 1.88G<sub>RMS</sub> Profile

- Non-operational half-sine shock test at 71G ±5% with a 2ms duration. All six sides shall be tested.
- Non-operational square wave shock test at 32G ±5% at a rate of 270 inches/sec. All six sides shall be tested.
- All cards shall be checked for proper operation after the shock and vibration tests have been conducted. All three samples must be in full operating order to consider the product as a pass.

## 6.8 Dye and Pull Test Method

All Dye and Pull test methods shall be implemented per the IPC-TM-650 method 2.4.53 (Dye and Pull Test Method – formerly known as Dye and Pry). The Dye and Pull test uses a colored dye penetrant to visually indicate cracked solder joints on BGA devices. The test shall only be conducted after the Shock and Vibration testing has been conducted on the test samples. The Dye and Pull Test Method is a destructive test.

- A minimum sample size of three OCP NIC 3.0 cards shall be subjected to the Dye and Pull Test Method.
- All samples shall be first subjected to the Shock and Vibration testing outlined in Section 6.7.
- All samples shall be subjected to the preparation and test procedures of IPC-TM-650 method 2.4.53.
- Following the pull-test operation, the board sample shall be examined for dye indication at the target BGA area. Separation locations are categorized in to the following five areas:
  - Type 1 Separation between the BGA copper pad and the BGA substrate.
  - Type 2 Separation between the BGA copper pad and the BGA solder sphere.
  - Type 3 Separation between the BGA solder sphere and the copper pad on the PCB.
  - Type 4 Separation between the copper pad on the PCB and the PCB laminate.
  - Type 5 Separation of the BGA solder sphere.



- Samples shall be subjected to the following failure criteria:
  - Dye coverage of >50% ("D" and "E" in Figure 117Figure 104) of any Type 2 or Type 3 BGA present in the test sample.
  - One or more Type 1 or Type 4 BGA cracks are present in the test sample.

Figure <u>117</u>104: Dye Coverage Percentage



The following exceptions are allowed:

- For "via-in-pad" designs, dye is allowed on the laminate surface (under the pad), as long as the dye has not entered the inner-via laminate area, or is found on the separated via-barrel wall.
- Allowances for dye indications exceeding the 50% limit on mechanical (non-electrical) BGA corner locations or multiple use locations (grounds, powers) may be determined by the appropriate Engineering Team.

## 6.9 Gold Finger Plating Requirements

This section defines the minimum plating/quality requirements for the OCP NIC 3.0 gold fingers.

## 6.9.1 Host Side Gold Finger Plating Requirements

Per Section 6.4 (Environmental Requirements) of the PCIe CEM specification, the minimum host side gold finger plating is 30 microinches of gold over 50 microinches of nickel. OCP NIC 3.0 card vendors shall individually evaluate the minimum plating required.

The recommendation for OCP NIC 3.0 is to 30 microinches of gold over 150 microinches of nickel.

## 6.9.2 Line Side Gold Finger Durability Requirements

This section is a placeholder and will be updated in a future revision of the specification.

For the line side connector contact plating, the minimum requirements are as follows as mandated minimums per the respective specifications for error free operation:

- SFP connectors have a minimum of 250 insertion cycles as specified in SFF-8071 v1.8.
- QSFP connectors have a minimum of 100 insertion cycles as specified in SFF-8436 v4.8.
- RJ45 connectors have a minimum of xxx insertion cycles as specified in xxxx.

The connectors shall be plated to a minimum of 50 microinches of gold over 50 microinches of nickel achieve this result.

**Commented [TN26]:** Line side plating / durability requirements are actively being discussed in the OCP NIC 3.0 Workgroup.

# 7 Regulatory

## 7.1 Required Compliance

An OCP NIC 3.0 card shall meet the following Environmental, EMC and safety requirements.

Note: Emissions and immunity tests in Section 7.1.4 are to be completed at the system level. The OCP NIC 3.0 vendors should work with the system vendors to achieve the applicable requirements listed in this section.

## 7.1.1 Required Environmental Compliance

- China RoHS Directive
- EU RoHS 2 Directive (2011/65/EU) aims to reduce the environmental impact of electronic and electrical equipment (EEE) by restricting the use of certain hazardous materials. The substances banned under RoHS are lead, mercury, cadmium, hexavalent chromium, polybrominated biphenyls, polybrominated diphenyl ether, and four phthalates.
- EU REACH Regulation (EC) No 1907/2006 addresses the production and use of chemical substances and their potential impact on human health and the environment.
- EU Waste Electrical and Electronic Equipment ("WEEE") Directive (2012/19/EU) mandates the treatment, recovery and recycling of EEE.
- The Persistent Organic Pollutants Regulation (EC) No. 850/2004 bans production, placing on the market and use of certain persistent organic pollutants.
- The California Safe Drinking Water and Toxic Enforcement Act of 1986 ("Prop 65") sets forth a list of regulated chemicals that require warnings in the State of California.
- The Packaging and Packaging Waste Directive 94/62/EC limits certain hazardous substances in the packaging materials
- Batteries Directive 2006/66/EC regulates the manufacture and disposal of all batteries and accumulators, including those included in appliances.

## 7.1.2 Required EMC Compliance

 Radiated and Conducted Emissions requirements are based on deployed geographical locations. Refer to <u>Table 65Table 64</u> for details.

| Targeted Geography    | Applicable Specifications                                                                       |
|-----------------------|-------------------------------------------------------------------------------------------------|
| USA                   | FCC, 47 CFR Part 15, Class A digital device (USA)                                               |
| Canada                | ICES-003, class A (CAN)                                                                         |
| EU                    | EN 55032: 2015+AC:2016 Class A Radiated and Conducted Emissions requirements for European Union |
|                       | EN 55024: 2010+A1:2015 Immunity requirements for European Union (EU)                            |
| Australia/New Zealand | AS/NZS CISPR 32:2015 Class A                                                                    |
|                       | CISPR 32:2015 for Radiated and Conducted Emissions requirements                                 |
| Japan                 | VCCI 32-1 Class A Radiated and Conducted Emissions requirements                                 |

Table <u>65</u>64: FCC Class A Radiated and Conducted Emissions Requirements Based on Geographical

Rev 0.74

| Korea  | KN32 – Radiated and Conducted Emissions                                                 |
|--------|-----------------------------------------------------------------------------------------|
|        | KN35- Immunity                                                                          |
| Taiwan | BSMI CNS13438: 2006 (complete) Class A Radiated and Conducted<br>Emissions requirements |

• **CE** – Equipment must pass the CE specification

• All technical requirements covered under EMC Directive (2014/30/EU)

## 7.1.3 Required Product Safety Compliance

• Safety - requirements are listed in <u>Table 66</u>Table 65.

| Table 6665: Safety Requirements |                                                                                                                            |  |  |  |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Targeted Category               | Applicable Specifications                                                                                                  |  |  |  |
| Safety                          | UL 60950-1/CSA C22.2 No. 60950-1-07, 2nd Edition + Amendment 1 + Amendment 2, dated 2011/12/19.                            |  |  |  |
|                                 | The Bi-National Standard for Safety of Information Technology Equipment, EN60950-1: 2006+A11:2009+A1:2010+A12:2010+A2:2013 |  |  |  |
|                                 | IEC 60950-1 (Ed 2) + A1 + A2.                                                                                              |  |  |  |
|                                 | 62368-1 may also be co-reported depending on region                                                                        |  |  |  |

## 7.1.4 Required Immunity (ESD) Compliance

The OCP NIC 3.0 card shall meet or exceed the following ESD immunity requirements listed in <u>Table 67</u>, <u>Table 66</u>.

| Table <u>67</u> 66: Immunity (ESD) Requirements |                                                                                                                                                                                                                     |  |  |  |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Targeted Category                               | Applicable Specifications                                                                                                                                                                                           |  |  |  |
| Immunity (ESD)                                  | EN 55024 2010, and IEC 61000-4-2 2008 for ESD.<br>Required ±4kV contact charge and ±8kV air discharge                                                                                                               |  |  |  |
| NEBS Level III<br>(optional)                    | Optionally test devices to NEBS level 3 –<br>Required ±8kV contact charge and ±16kV air discharge with interruptions<br>not greater than 2 seconds. The device shall self-recover without operator<br>intervention. |  |  |  |
|                                                 | <u>Note: NEBS compliance is part of the system level testing. The OCP NIC 3.0</u><br><u>specification is providing a baseline minimum recommendation for ESD</u><br><u>immunity.</u>                                |  |  |  |

## 7.2 Recommended Compliance

An OCP NIC 3.0 card is recommended to meet below compliance requirements.

## 7.2.1 Recommended Environmental Compliance

- Halogen Free: IEC 61249-2-21 Definition of halogen free: 900ppm for Bromine or Chlorine, or 1500ppm combined total halogens.
- Arsenic: 1000 ppm (or 0.1% by weight)

• Emerging: US Conflict Minerals law: section 1502 of the Dodd-Frank Act requires companies using tin, tantalum, tungsten, and gold ("3TG") in their products to verify and disclose the mineral source. While this does not apply to products that are used to provide services, such as Infrastructure hardware products, the OCP NIC Subgroup is considering voluntarily reporting of this information.

## 7.2.2 Recommended EMC Compliance

• 10dB margin to FCC sub-part 15 b class A emission requirements as specified in Section 7.1.2.

# 8 Revision History

| Author               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Revision | Date       |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|
| OCP NIC 3.0 Subgroup | Initial public review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0.70     | 01/25/2018 |
| OCP NIC 3.0 Subgroup | <ul> <li>Implemented comments from 0.70 review.</li> <li>LED implementation updated.</li> <li>Gold finger lengths updated. All pins are full length except for PCIe<br/>TX/RX, REFCLKS and PRSNT pins.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.71     | 02/06/2018 |
| OCP NIC 3.0 Subgroup | - Updates to Section 4.x per the working group session.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0.72     | 02/21/2018 |
| OCP NIC 3.0 Subgroup | <ul> <li>Change NC-SI Over RBT RXD/TXD pins to a pull-up instead of a pull down.</li> <li>Update power sequencing diagram. REFCLK is disabled before silicon transitions to AUX Power Mode.</li> <li>Merge pinout sections 3.4 and 3.5 together for structural clarity.</li> <li>Add text to gate WAKE# signal on AUX_PWR_GOOD (internal) assertion; updated diagrams with WAKE# signals to reflect implementation.</li> <li>Add initial signal integrity outline to document (WIP)</li> <li>Add linitial draft of the Shock and Vibration, and Dye and Pull test requirements.</li> <li>Rearrange Section 2 for structure; changed section name to Mechanical Card Form Factor</li> <li>Move non-NIC use cases to Section 1.5.</li> <li>Moved Port numbering and LED definitions to Section 3.8.</li> <li>Add secondary side LED placement for 4x SFP and 2x QSFP implementations in Section 3.8.</li> <li>Revised labeling section (Section 2.9).</li> <li>Optimize the scan chain LED bit stream for dual port applications.</li> <li>Add SLOT_ID[1.] Updated text and diagrams for mapping SLOT_ID[1.0] to Package ID[2:0] and FRU EEPROM A[2:0] fields.</li> <li>Reduce ID Mode power consumption on +12V_EDGE</li> </ul> | 0.73     | 05/01/2018 |
| OCP NIC 3.0 Subgroup | <ul> <li>Text clean up. All minor / generally agreed upon items within the OCP NIC 3.0 Workgroup have been accepted.</li> <li>Clarify PCIe bifurcation is on a per-slot basis. Add 1x32 and 2x16 implementation examples for a Large Form Factor card.</li> <li>Removed reference to a x24 PCIe width LFF card from Table 5 – OCP NIC 3.0 Card Definitions.</li> <li>Move SLOT_ID[1] to OCP_A6 for immediate power on indication of the card physical location for RBT and FRU EEPROM addressing. Updated RBT addressing and Scan Chain definition to match.</li> <li>Updated thermal section from OCP NIC 3.0 Thermal Workgroup</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.74     | 05/29/2018 |