

# OCP Mezzanine card 2.0 Design Specification

Draft Version
Subject to Change

Author: Jia Ning, Engineer, Facebook



| 7  | Con   | tonts                                                  |    |
|----|-------|--------------------------------------------------------|----|
| 1  | 2     | tents<br>Overview                                      | 4  |
| 2. | _     | ense                                                   |    |
| 2. |       | ckground                                               | •  |
| 2. |       | w Use Cases                                            |    |
| 2. |       | ijor Changes to Form Factor                            |    |
| 2. |       | ijor Changes to Electrical Interface                   |    |
| ۷. | 3     | Mezzanine Card Form Factor                             |    |
| 3. | _     | mary and Secondary Side Definition                     |    |
| 3. |       | zzanine Card Connectors                                |    |
| 3. |       | rm Factor Definition in Horizontal Plane               |    |
| ٠. | 3.3.1 | Optional Area for Connector B                          |    |
|    | 3.3.2 | Optional Area for I/O                                  |    |
| 3. |       | rm Factor Vertical Stack Definition                    | -  |
| 3. | •     | plementation Examples                                  |    |
| _  | 3.5.1 | ·<br>Single/Dual Port SFP+ 10G Ethernet Mezzanine Card |    |
|    | 3.5.2 | Dual QSFP Port 40G Mezzanine Card (Type 1)             |    |
|    | 3.5.3 | Port and LED Location                                  |    |
|    | 3.5.4 | Quad QSFP Port 40G Mezzanine card (Type 2)             |    |
|    | 3.5.5 | Quad SFP+ port 10G Mezzanine card (Type 3)             |    |
|    | 3.5.6 | Quad port 10G Base-T Mezzanine Card (Type 3)           |    |
|    | 4     | Mezzanine Card to Baseboard Electrical Interface       |    |
| 4. | 1 Po  | wer Capability and Status                              | 14 |
| 4. | 2 Pin | Definition of Mezzanine Connector                      | 14 |
|    | 4.2.1 | x16 PCIe Mezzanine Card                                | 14 |
|    | 4.2.2 | 16x KR Phy Mezzanine card                              | 15 |
| 4. | з Ме  | zzanine Card Pin Description                           | 17 |
|    | 4.3.1 | MEZZ_ID                                                |    |
|    | 5     | Management Interface                                   | 19 |
| 5. | 1 I2C | side band                                              |    |
| 5. | 2 NC  | -SI side band                                          | 20 |
| 5. |       | C address of management interface                      |    |

10GbE/40GbE Mezzanine card Data network......20

| 6.1 | Ne  | twork booting                         | 20 |
|-----|-----|---------------------------------------|----|
|     | 7   | Thermal Reporting Interface           | 20 |
| 7.1 | Ove | erview of Thermal Reporting Interface | 20 |
| 7.  | 1.1 | Emulated Thermal Reporting            | 21 |
| 7.  | 1.2 | Remote on-die sensing                 | 22 |
|     | 8   | Environmental                         | 23 |
| 8.1 | Env | vironmental Requirements              | 23 |
| 8.2 | Sho | ock & Vibration                       | 23 |
| 8.3 | Reg | gulationgulation                      | 23 |
|     |     | Revision History                      |    |



#### 2 Overview

#### 2.1 License

As of April 7, 2011, the following persons or entities have made this Specification available under the Open Web Foundation Final Specification Agreement (OWFa 1.0), which is available at http://www.openwebfoundation.org/legal/the-owf-1-0-agreements/owfa-1-0: Facebook, Inc.

You can review the signed copies of the Open Web Foundation Agreement Version 1.0 for this Specification at http://opencompute.org/licensing/, which may also include additional parties to those listed above.

Your use of this Specification may be subject to other third party rights. THIS SPECIFICATION IS PROVIDED "AS IS." The contributors expressly disclaim any warranties (express, implied, or otherwise), including implied warranties of merchantability, non-infringement, fitness for a particular purpose, or title, related to the Specification. The entire risk as to implementing or otherwise using the Specification is assumed by the Specification implementer and user. IN NO EVENT WILL ANY PARTY BE LIABLE TO ANY OTHER PARTY FOR LOST PROFITS OR ANY FORM OF INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES OF ANY CHARACTER FROM ANY CAUSES OF ACTION OF ANY KIND WITH RESPECT TO THIS SPECIFICATION OR ITS GOVERNING AGREEMENT, WHETHER BASED ON BREACH OF CONTRACT, TORT (INCLUDING NEGLIGENCE), OR OTHERWISE, AND WHETHER OR NOT THE OTHER PARTY HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

#### 2.2 Background

The original OCP Mezzanine Card for Intel v2.0 Motherboard specification have been developed mainly to serve the use case of Single and Dual port 10G Ethernet card. Adoption of this specification has been seen in OCP community on different server and storage platforms. Over the recent two years, demand of supporting new use cases were raised and the original Mezzanine card specification cannot support those new use cases without modification in order to support different I/O types, increase bandwidth of data and management, and support higher power controller IC.

Mezzanine card 2.0 specification is developed based on original OCP Mezzanine card. It extends the card mechanical and electrical interface to enable new uses cases for Facebook and other users in OCP community. The extension takes backward compatibility to existing OCP platforms into consideration, and some tradeoffs are made between backward compatibility and new requirements.

#### 2.3 New Use Cases

These new major use cases are taken into consideration in this specification.

- Single and Dual QSFP port 40G Ethernet NIC
- Quad SFP+ Port 10GE NIC
- Quad port 10GBase-T NIC
- x16 PCIe lane to baseboard

 $<sup>^{\</sup>mathtt{1}}\, http://www.opencompute.org/assets/download/Intel-Mezzanine-Card-Design-Specification-vo.5.pdf$ 

- 16x KR to baseboard
- NIC controller with high TDP that needs more heatsink volume
- Management sideband to support use case such as remote System Firmware update

The Mezzanine card 2.0 specification makes change on as needed base to maximize backward compatibility to existing OCP platforms. Some modification impacts backward compatibility to existing OCP platforms and compatibility check need to be done.

#### 2.4 Major Changes to Form Factor

To accommodate the new uses cases above, major changes to form factor are listed as below. More detailed description can be found in Chapter 3.

- Extend PCB area to support 1x extra connector to baseboard
- Extend PCB area to support I/O interface
- Add option to have I/O on Secondary side to support I/O interface
- Add 12mm stacking option to support higher volume heatsink

## 2.5 Major Changes to Electrical Interface

To accommodate the new uses cases above, major changes to electrical interface are listed as below. More detailed description can be found in chapter 4.

- Modify original 120pin connector to have NC-SI signals; this is the original OCP Mezzanine card connector; it is referred to Connector A in this specification.
- Add 80 pin connector on Mezzanine card in order to expend PCIe lane width from x8 to x16; it is referred to Connector B in this specification.
- Add card ID mechanism for baseboard to identify different types of Mezzanine cards
- Add definition of thermal reporting interface to support temperature based system fan speed control
- Add NC-SI interface to support higher bandwidth management traffic

#### 3 Mezzanine Card Form Factor

Mezzanine card form factor is described in this chapter. Vendor should refer to 2D DXF and 3D files for dimension, tolerance, and height restriction details.

#### 3.1 Primary and Secondary Side Definition

Primary side and secondary side are used to refer to the two sides of mezzanine card in this document. Primary side is the side with Mezzanine board to board connector. Example of primary side and secondary side is shown in Figure 1.





Figure 1: Definition of Primary Side and Secondary Side

#### 3.2 Mezzanine Card Connectors

For connector A, FCI/61083-124402LF or equivalent connector is mounted on Mezzanine card. FCI/61082-121402LF (or equivalent) for 8mm stack height, or FCI/61802-122402LF (or equivalent) for 12mm stack height is mounted on baseboard side. PCI-E x8 Gen3, I2C and NC-SI sideband signals, and power are assigned in connector A. Connector A can also be used for up to 8x KR.

For Connector B, FCI/61803-084402LF or equivalent connector is mounted on Mezzanine card. FCI/61082-081402LF (or equivalent) for 8mm stack height, or FCI/61802\_082402LF (or equivalent) for 12mm stack height is mounted on baseboard side. PCI-E x8 Gen3, which can be combined to x16 with Connector A are provisioned in Connector B. Connector B can also be used for up to 8x KR.

|             | Mezzanine card     | Baseboard (8mm stack) | Baseboard (12mm stack) |
|-------------|--------------------|-----------------------|------------------------|
| Connector A | FCI/61803-124402LF | FCI/61082-121402LF    | FCI/61802-122402LF     |
| Connector B | FCI/61803-084402LF | FCI/61082-081402LF    | FCI/61802-082402LF     |

Connector A and Connector B is shown in Figure 2, viewing from secondary side.



Figure 2: Location of Connector A and Connect B

#### 3.3 Form Factor Definition in Horizontal Plane

This section defines the Mezzanine card form factor in horizontal direction, i.e. from top or bottom view. There are two optional PCB areas, and the usage depends on the connection needed for host interface side, and I/O. Figure 3Error! Reference source not found. illustrates Mezzanine PCB from primary side with two optional PCB area shown.

By default vendor should implement the Mezzanine card in form factor in Figure 4. Vendor should extend PCB to the optional areas if and only if the extension is necessary to achieve the purposes mentioned below in this section. It is to maximize mechanical compatibility to existing platforms.



Figure 3: Optional Areas in Horizontal Plane



Figure 4: Default Form Factor in Horizontal Plane

#### 3.3.1 Optional Area for Connector B

This area is extended to increase channels or lanes to baseboard.

Connector B is an 80 pin connector (FCI/61083-084402) and provides extra x8 PCIe lanes (or 8x KR for PHY Mezzanine card), PERST# signals and clocks. Definition of the Connector B is in Chapter 4.

Mezzanine card that only uses signals in Connector A should not extend PCB to this area.

Mezzanine card that uses more than x8 PCIe lane should extend PCB to this area.

#### 3.3.2 Optional Area for I/O

This area is extended to accommodate more I/O types.

Signal/Dual port 10G SFP+ or 40G QSFP Ethernet card should not extend PCB to this area.

Mezzanine card that uses 4x SFP+ ports or 4x 10G Base-T ports is allowed to extend PCB to this area to accommodate I/O connector placement.



#### 3.4 Form Factor Vertical Stack Definition

There are 3 options to implement mezzanine card with different placement height restriction, I/O connectors' location, and mezzanine connector stacking height to baseboard.

A front view of the types are shown in Figure 5, Figure 6, and Figure 7.

Figure 5: Type 1 Vertical Stack Front View



Figure 6: Type 2 Vertical Stack Front View



Figure 7: Type 3 Vertical Stack Front View



A summary of major dimension and height restriction across 3 types are shown in Table 1.

Table 1: Mezzanine Card Vertical Stack Types Dimension Comparison

| TYPE   | A(typ) | B(max) | C(max) | H(max) | S(typ) | 1/0                     | Controller IC               |
|--------|--------|--------|--------|--------|--------|-------------------------|-----------------------------|
| TYPE 1 | 1.57mm | 2.9mm  | 4.5mm  | 7.5mm  | 8mm    | Primary side            | Primary side                |
|        |        | /2.0mm |        |        |        | Secondary side optional |                             |
| TYPE 2 | 1.57mm | 2.9mm  | 4.5mm  | 11.5mm | 12mm   | Primary side            | Primary side                |
|        |        | /2.0mm |        |        |        | Secondary side optional |                             |
| TYPE 3 | 1.57mm | 7.5mm  | 4.5mm  | 7.5mm  | 8mm    | Secondary side          | Primary side/secondary side |

Figure 8 describes the connector selection for baseboard and mezzanine card to achieve different vertical stack types.<sup>2</sup>

Mezzanine card side plug FOR PLUG. SEE DWG. NO. 61083 COMBINATION Plug I Plug 2 MATED HEIGHT Recep 1 Vertical stack Baseboard side Receptacle Type 1/3 Recep Vertical stack Type 2 Recep 3

Figure 8: Mezzanine Connector Selection Matrix

#### 3.5 Implementation Examples

This section gives examples of Mezzanine 2.0 implementation. The implementation is not limited to the examples given here as long as it follows the specification.

The 3D screen shots shown below is to illustrate the design. Vendor should follow 3D drawings for detail height restrictions.

Implementation may results in mechanical conflict with existing OCP platforms. It may trigger modification of mechanical design, or limitation on configuration. A mechanical check in system should be done when planning to use a Mezzanine 2.0 with OCP platforms, or enabling a new Mezzanine 2.0 card.

#### 3.5.1 Single/Dual Port SFP+ 10G Ethernet Mezzanine Card

This is the original OCP 10G Mezzanine card. Specification can be found at the link below: <a href="http://www.opencompute.org/assets/download/Intel-Mezzanine-Card-Design-Specification-v0.5.pdf">http://www.opencompute.org/assets/download/Intel-Mezzanine-Card-Design-Specification-v0.5.pdf</a>

#### 3.5.2 Dual QSFP Port 40G Mezzanine Card (Type 1)

This is a single/dual port QSFP, 40G Ethernet Mezzanine card. Depopulate 2<sup>nd</sup> port makes it a single port 40G Ethernet Mezzanine card. For single port card which need extra space for component placement, placement of component in the volume of 2<sup>nd</sup> QSFP port is allowed.

On the primary side, there is a component height restriction of 4.5mm and 7.5mm. The 7.5mm height restriction area is intended for heatsink of controller IC; placement of components other than controller IC and heatsink is allowed in this area. 7.5mm max height makes this card fit Type 1 vertical stack, with 8mm stack height.

On the secondary side, there is a component height restriction of 2.0mm and 2.9mm in different areas.

<sup>&</sup>lt;sup>2</sup> Refer to complete drawing for more detail: http://portal.fciconnect.com/Comergent//fci/drawing/61082.pdf



As the electrical interface to baseboard, connector A and connector B provide up to x16 PCIe connection. Connector A is mandatory for this SKU. Connector B provides extra x8 PCIe lanes. Connector B is optional for this SKU.

Figure 9



#### 3.5.3 Port and LED Location

The port and LED location is shown in Figure 10. Similar to the 10G PCIe, 40G Mezzanine card can depopulated Port 1 to become a single port card.

Figure 10: Dual QSFP port Mezzanine card port and LED location



PO-LEDO: Port 0, Physical link speed (40G Green/Yellow for other link status)

PO-LED1: Port 0, Logic Link/Activity (Green)

P1-LED0: Port 1, Physical link speed (40G Green/Yellow for other link status)

P1-LED1: Port 1, Logic Link/Activity (Green)

#### 3.5.4 Quad QSFP Port 40G Mezzanine card (Type 2)

Due to the 8mm stack limitation in Type 1 vertical stack, heat sink height is limited to 7.5mm max and may not be able to provide sufficient cooling to some controller IC. Type 2 vertical stack allows 11.5mm max for heatsink and provide more freedom to thermal design.

This implementation has limitation in system mechanical compatibility due to taking extra volume. Vendor may need to modify mechanical design in order to support it.

It is recommended to limit the height of components other than heatsink to 7.5mm, in the 11.5mm height restriction area. By doing this, it gives vendor an option to populate a lower profile heatsink, and still be able to fit the mezzanine card in Type 1 vertical stack without respin of the card.

The Mezzanine connector is the same for Type 1 and Type 2 on the mezzanine card side. Baseboard side need to use different connectors to support different stacking height for Type 1 and Type 2 as described in section 3.4.

Screen capture of an implementation example is shown in Figure 11.

Figure 11: Dual Port QSFP Mezzanine card mounted on a baseboard with 12mm stacking height



#### 3.5.5 Quad SFP+ port 10G Mezzanine card (Type 3)

Quad SFP+ port 10G Mezzanine card can be implement in Type 3 vertical stack up as shown in Figure 12 and Figure 13.



Figure 12: Primary Side View of Quad Port SFP+ Mezzanine Card

Figure 13: Secondary Side View of Quad Port SFP+ Mezzanine Card





## 3.5.6 Quad port 10G Base-T Mezzanine Card (Type 3)

Quad 10G Base-T Mezzanine card can be implement in Type 3 vertical stack up as shown in Figure 14 and 15.



Figure 14: Primary Side View of Quad port 10G Base-T Mezzanine card

Figure 15: Secondary Side View of Quad port 10G Base-T Mezzanine card





## 4 Mezzanine Card to Baseboard Electrical Interface

#### 4.1 Power Capability and Status

Baseboard supplies power to power pins on Mezzanine card connector. There are four power rails available. The current capability and power status is as the table below. Normal power is available at on state SO only. Auxiliary power is available at all power states including hibernate state S4 or off state S5.

| Power Rail | Voltage Tolerance | # of pins | Current Capability | Status          |
|------------|-------------------|-----------|--------------------|-----------------|
| P12V_AUX   | ±8%(max)          | 3@A only  | 2.4A               | Auxiliary Power |
|            |                   | 5@A+B     | 4.0A               |                 |
| P5V_AUX    | ±9%(max)          | 3         | 2.4A               | Auxiliary power |
| P3V3_AUX   | ±5%(max)          | 2         | 1.6A               | Auxiliary power |
| P3V3       | ±5%(max)          | 8         | 6.4A               | Normal power    |

#### 4.2 Pin Definition of Mezzanine Connector

#### 4.2.1 x16 PCle Mezzanine Card

Pin definition of a mezzanine card with up to x16 PCIe lanes is in Table 2 **Error! Reference source not found.**. The direction of the signals are from the perspective of the baseboard.

For mezzanine card with x8 or less PCIe lanes, only Connector A is required. Connector B and its optional PCB area should not be implemented as mentioned in 3.3.1.

Table 2: x16 PCIe Mezzanine Card Pin Definition

| Connector A        |     | Connector B |                           |                |     |     |                            |
|--------------------|-----|-------------|---------------------------|----------------|-----|-----|----------------------------|
| Signal             | Pin | Pin         | Signal                    | Signal         | Pin | Pin | Signal                     |
| P12V_AUX           | A61 | A1          | MEZZ_PRSNT1_N<br>/MEZZ_ID | P12V_AUX       | B41 | B1  | MEZZ_PRSNTB1_N<br>/MEZZ_ID |
| P12V_AUX           | A62 | A2          | P5V_AUX                   | P12V_AUX       | B42 | B2  | GND                        |
| P12V_AUX           | A63 | А3          | P5V_AUX                   | RSVD           | B43 | В3  | MEZZ_RX_DP<8>              |
| GND                | A64 | A4          | P5V_AUX                   | GND            | B44 | B4  | MEZZ_RX_DN<8>              |
| GND                | A65 | A5          | GND                       | MEZZ_TX_DP<8>  | B45 | B5  | GND                        |
| P3V3_AUX           | A66 | A6          | GND                       | MEZZ_TX_DN<8>  | B46 | В6  | GND                        |
| GND                | A67 | A7          | P3V3_AUX                  | GND            | B47 | В7  | MEZZ_RX_DP<9>              |
| GND                | A68 | A8          | GND                       | GND            | B48 | В8  | MEZZ_RX_DN<9>              |
| P3V3               | A69 | Α9          | GND                       | MEZZ_TX_DP<9>  | B49 | В9  | GND                        |
| P3V3               | A70 | A10         | P3V3                      | MEZZ_TX_DN<9>  | B50 | B10 | GND                        |
| P3V3               | A71 | A11         | P3V3                      | GND            | B51 | B11 | MEZZ_RX_DP<10>             |
| P3V3               | A72 | A12         | P3V3                      | GND            | B52 | B12 | MEZZ_RX_DN<10>             |
| GND                | A73 | A13         | P3V3                      | MEZZ_TX_DP<10> | B53 | B13 | GND                        |
| LAN_3V3STB_ALERT_N | A74 | A14         | NCSI_RCSDV                | MEZZ_TX_DN<10> | B54 | B14 | GND                        |
| SMB_LAN_3V3STB_CLK | A75 | A15         | NCSI_RCLK                 | GND            | B55 | B15 | MEZZ_RX_DP<11>             |
| SMB_LAN_3V3STB_DAT | A76 | A16         | NCSI_TXEN                 | GND            | B56 | B16 | MEZZ_RX_DN<11>             |
| PCIE_WAKE_N        | A77 | A17         | PERST_NO                  | MEZZ_TX_DP<11> | B57 | B17 | GND                        |
| NCSI_RXER          | A78 | A18         | MEZZ_SMCLK                | MEZZ_TX_DN<11> | B58 | B18 | GND                        |
| GND                | A79 | A19         | MEZZ_SMDATA               | GND            | B59 | B19 | MEZZ_RX_DP<12>             |
| NCSI_TXD0          | A80 | A20         | GND                       | GND            | B60 | B20 | MEZZ_RX_DN<12>             |
| NCSI_TXD1          | A81 | A21         | GND                       | MEZZ_TX_DP<12> | B61 | B21 | GND                        |
| GND                | A82 | A22         | NCSI_RXD0                 | MEZZ_TX_DN<12> | B62 | B22 | GND                        |
| GND                | A83 | A23         | NCSI_RXD1                 | GND            | B63 | B23 | MEZZ_RX_DP<13>             |
| CLK_100M_MEZZ1_DP  | A84 | A24         | GND                       | GND            | B64 | B24 | MEZZ_RX_DN<13>             |

| CLK 100M MEZZ1 DN         | A85  | A25 | GND           |
|---------------------------|------|-----|---------------|
| GND                       | A86  | A26 |               |
| GND                       | A87  |     |               |
| MEZZ TX DP C<0>           | A88  | A28 | GND           |
| MEZZ TX DN C<0>           | A89  |     |               |
| GND                       | A90  | A30 |               |
| GND                       | A91  | A31 | MEZZ RX DN<0> |
| MEZZ TX DP C<1>           | A92  | A32 | GND           |
| MEZZ_TX_DN_C<1>           | A93  | A33 | GND           |
| GND                       | A94  | A34 | MEZZ_RX_DP<1> |
| GND                       | A95  | A35 | MEZZ_RX_DN<1> |
| MEZZ_TX_DP_C<2>           | A96  | A36 | GND           |
| MEZZ_TX_DN_C<2>           | A97  | A37 | GND           |
| GND                       | A98  | A38 | MEZZ_RX_DP<2> |
| GND                       | A99  | A39 | MEZZ_RX_DN<2> |
| MEZZ_TX_DP_C<3>           | A100 | A40 | GND           |
| MEZZ_TX_DN_C<3>           | A101 | A41 | GND           |
| GND                       | A102 | A42 | MEZZ_RX_DP<3> |
| GND                       | A103 | A43 | MEZZ_RX_DN<3> |
| MEZZ_TX_DP_C<4>           | A104 | A44 | GND           |
| MEZZ_TX_DN_C<4>           | A105 | A45 | GND           |
| GND                       | A106 | A46 | MEZZ_RX_DP<4> |
| GND                       | A107 | A47 | MEZZ_RX_DN<4> |
| MEZZ_TX_DP_C<5>           | A108 | A48 | GND           |
| MEZZ_TX_DN_C<5>           | A109 | A49 | GND           |
| GND                       | A110 | A50 | MEZZ_RX_DP<5> |
| GND                       | A111 | A51 | MEZZ_RX_DN<5> |
| MEZZ_TX_DP_C<6>           | A112 | A52 | GND           |
| MEZZ_TX_DN_C<6>           | A113 | A53 | GND           |
| GND                       | A114 | A54 | MEZZ_RX_DP<6> |
| GND                       | A115 | A55 | MEZZ_RX_DN<6> |
| MEZZ_TX_DP_C<7>           | A116 | A56 | GND           |
| MEZZ_TX_DN_C<7>           | A117 | A57 | GND           |
| GND                       | A118 | A58 | MEZZ_RX_DP<7> |
| GND                       | A119 | A59 | MEZZ_RX_DN<7> |
| MEZZ_PRSNT2_N<br>/MEZZ_ID | A120 | A60 | GND           |

| MEZZ_TX_DP<13>             | B65 | B25 | GND               |
|----------------------------|-----|-----|-------------------|
| MEZZ_TX_DN<13>             | B66 | B26 | GND               |
| GND                        | B67 | B27 | MEZZ_RX_DP<14>    |
| GND                        | B68 | B28 | MEZZ_RX_DN<14>    |
| MEZZ_TX_DP<14>             | B69 | B29 | GND               |
| MEZZ_TX_DN<14>             | B70 | B30 | GND               |
| GND                        | B71 | B31 | MEZZ_RX_DP<15>    |
| GND                        | B72 | B32 | MEZZ_RX_DN<15>    |
| MEZZ_TX_DP<15>             | B73 | B33 | GND               |
| MEZZ_TX_DN<15>             | B74 | B34 | GND               |
| GND                        | B75 | B35 | CLK_100M_MEZZ3_DP |
| GND                        | B76 | B36 | CLK_100M_MEZZ3_DN |
| CLK_100M_MEZZ4_DP          | B77 | B37 | GND               |
| CLK_100M_MEZZ4_DN          | B78 | B38 | PERST_N1          |
| GND                        | B79 | B39 | PERST_N2          |
| MEZZ_PRSNTB2_N<br>/MEZZ_ID | B80 | B40 | PERST_N3          |

#### 4.2.2 16x KR Phy Mezzanine card

Pin definition of a Mezzanine card with up to 16 KR lanes from a baseboard. There are PHY on this Mezzanine card for connecting to rack level network.

Pin definition of 16x KR Phy Mezzanine card is shown in Table 3. The direction of the signals are from the perspective of the baseboard.

For Phy Mezz that uses 8x or less KR pairs, only Connector A is required. Connector B, and its optional PCB area, should not be implemented as mentioned in 3.3.1.



Table 3: 16x KR Phy Mezzanine Card Pin Definition

| Connector A        |     |     |                           | Connector B |     |     |                            |
|--------------------|-----|-----|---------------------------|-------------|-----|-----|----------------------------|
| Signal             | Pin | Pin | Signal                    | Signal      | Pin | Pin | Signal                     |
| P12V_AUX           | A61 | A1  | MEZZ_PRSNT1_N<br>/MEZZ_ID | P12V_AUX    | B41 | B1  | MEZZ_PRSNTB1_N<br>/MEZZ_ID |
| P12V_AUX           | A62 | A2  | P5V_AUX                   | P12V_AUX    | B42 | B2  | GND                        |
| P12V_AUX           | A63 | А3  | P5V_AUX                   | RSVD        | B43 | В3  | KR_RX_DP<7>                |
| GND                | A64 | A4  | P5V_AUX                   | GND         | B44 | B4  | KR_RX_DN<7>                |
| GND                | A65 | A5  | GND                       | KR_TX_DP<7> | B45 | B5  | GND                        |
| P3V3_AUX           | A66 | A6  | GND                       | KR_TX_DN<7> | B46 | В6  | GND                        |
| GND                | A67 | Α7  | P3V3_AUX                  | GND         | B47 | В7  | KR_RX_DP<6>                |
| GND                | A68 | A8  | GND                       | GND         | B48 | В8  | KR_RX_DN<6>                |
| P3V3               | A69 | A9  | GND                       | KR_TX_DP<6> | B49 | В9  | GND                        |
| P3V3               | A70 | A10 | P3V3                      | KR_TX_DN<6> | B50 | B10 | GND                        |
| P3V3               | A71 | A11 | P3V3                      | GND         | B51 | B11 | KR_RX_DP<5>                |
| P3V3               | A72 | A12 | P3V3                      | GND         | B52 | B12 | KR_RX_DN<5>                |
| GND                | A73 | A13 | P3V3                      | KR_TX_DP<5> | B53 | B13 | GND                        |
| LAN_3V3STB_ALERT_N | A74 | A14 | NCSI_RCSDV                | KR_TX_DN<5> | B54 | B14 | GND                        |
| SMB_LAN_3V3STB_CLK | A75 | A15 | NCSI_RCLK                 | GND         | B55 | B15 | KR_RX_DP<4>                |
| SMB_LAN_3V3STB_DAT | A76 | A16 | NCSI_TXEN                 | GND         | B56 | B16 | KR_RX_DN<4>                |
| RSVD               | A77 | A17 | RSVD                      | KR_TX_DP<4> | B57 | B17 | GND                        |
| NCSI_RXER          | A78 | A18 | RSVD                      | KR_TX_DN<4> | B58 | B18 | GND                        |
| GND                | A79 | A19 | RSVD                      | GND         | B59 | B19 | KR_RX_DP<3>                |
| NCSI_TXD0          | A80 | A20 | GND                       | GND         | B60 | B20 | KR_RX_DN<3>                |
| NCSI_TXD1          | A81 | A21 | GND                       | KR_TX_DP<3> | B61 | B21 | GND                        |
| GND                | A82 | A22 | NCSI_RXD0                 | KR_TX_DN<3> | B62 | B22 | GND                        |
| GND                | A83 | A23 | NCSI_RXD1                 | GND         | B63 | B23 | KR_RX_DP<2>                |
| RSVD               | A84 | A24 | GND                       | GND         | B64 | B24 | KR_RX_DN<2>                |
| RSVD               | A85 | A25 | GND                       | KR_TX_DP<2> | B65 | B25 | GND                        |
| GND                | A86 | A26 | RSVD                      | KR_TX_DN<2> | B66 | B26 | GND                        |
| GND                | A87 | A27 | RSVD                      | GND         | B67 | B27 | KR_RX_DP<1>                |
| KR_TX_DP<15>       | A88 | A28 | GND                       | GND         | B68 | B28 | KR_RX_DN<1>                |
| KR_TX_DN<15>       | A89 | A29 | GND                       | KR_TX_DP<1> | B69 | B29 | GND                        |
| GND                | A90 | A30 | KR_RX_DP<15>              | KR_TX_DN<1> | B70 | B30 | GND                        |
| GND                | A91 | A31 | KR_RX_DN<15>              | GND         | B71 | B31 | KR_RX_DP<0>                |
| KR_TX_DP<14>       | A92 | A32 | GND                       | GND         | B72 | B32 | KR_RX_DN<0>                |
| KR_TX_DN<14>       | A93 | A33 | GND                       | KR_TX_DP<0> | B73 | B33 | GND                        |
| GND                | A94 | A34 | KR_RX_DP<14>              | KR_TX_DN<0> | B74 | B34 | GND                        |

| GND          | A95          | A35        | KR_RX_DN<14>            |
|--------------|--------------|------------|-------------------------|
| KR_TX_DP<13> | A96          | A36        | GND                     |
| KR_TX_DN<13> | A97          | A37        | GND                     |
| GND          | A98          | A38        | KR_RX_DP<13>            |
| GND          | A99          | A39        | KR_RX_DN<13>            |
| KR_TX_DP<12> | A100         | A40        | GND                     |
| KR_TX_DN<12> | A101         | A41        | GND                     |
| GND          | A102         | A42        | KR_RX_DP<12>            |
| GND          | A103         | A43        | KR_RX_DN<12>            |
| KR_TX_DP<11> | A104         | A44        | GND                     |
| KR_TX_DN<11> | A105         | A45        | GND                     |
| GND          | A106         | A46        | KR_RX_DP<11>            |
| GND          | A107         | A47        | KR_RX_DN<11>            |
| KR_TX_DP<10> | A108         | A48        | GND                     |
| KR_TX_DN<10> | A109         | A49        | GND                     |
| GND          | A110         | A50        | KR_RX_DP<10>            |
| GND          | A111         | A51        | KR_RX_DN<10>            |
| KR_TX_DP<9>  | A112         | A52        | GND                     |
| KR_TX_DN<9>  | A113         | A53        | GND                     |
| GND          | A114         | A54        | KR_RX_DP<9>             |
| GND          | A115         | A55        | KR_RX_DN<9>             |
| KR_TX_DP<8>  | A116         | A56        | GND                     |
| KR_TX_DN<8>  | A117         | A57        | GND                     |
|              |              | 450        | ND DV DD O              |
| GND          | A118         | A58        | KR_RX_DP<8>             |
| GND<br>GND   | A118<br>A119 | A58<br>A59 | KR_RX_DP<8> KR_RX_DN<8> |

| GND                        | B75 | B35 | CLK_100M_MEZZ3_DP |
|----------------------------|-----|-----|-------------------|
| GND                        | B76 | B36 | CLK_100M_MEZZ3_DN |
| CLK_100M_MEZZ4_DP          | B77 | B37 | GND               |
| CLK_100M_MEZZ4_DN          | B78 | B38 | RSVD              |
| GND                        | B79 | B39 | RSVD              |
| MEZZ_PRSNTB2_N<br>/MEZZ_ID | B80 | B40 | RSVD              |

# 4.3 Mezzanine Card Pin Description

Mezzanine card pin description is shown in Table 4; input output direction is in the prospective of baseboard.

Table 4: Mezzanine Card Pin Description

| Signals on Connector A   | Туре   | Description                                                                  |
|--------------------------|--------|------------------------------------------------------------------------------|
| GND                      | Ground | Ground return; total 51 pins on Connector A                                  |
| P12V_AUX                 | Power  | 12V Aux power; total 3 pins on Connector A                                   |
| P5V_AUX                  | Power  | 5V Aux power; total 3 pins on Connector A                                    |
| P3V3_AUX                 | Power  | P3V3 Aux Power; total 2 pins on Connector A                                  |
| P3V3                     | Power  | P3V3 power; total 8 pins on Connector A                                      |
| MEZZ_PRSNTA1_N/MEZZ_ID_A | Output | Connector A Present Pin; connect to MEZZ_PRSNT2_N on Mezz with a 1% resistor |



| MEZZ_PRSNTA2_N/MEZZ_ID_A | Input         | Connector A Present Pin; connect to MEZZ_PRSNT1_N on Mezz with a 1% resistor |  |  |
|--------------------------|---------------|------------------------------------------------------------------------------|--|--|
| LAN_3V3STB_ALERT_N       | Input         | SMBus Alert for OOB management; 3.3V AUX rail                                |  |  |
| SMB_LAN_3V3STB_CLK       | Output        | SMBus Clock for OOB management; 3.3V AUX rail                                |  |  |
| SMB_LAN_3V3STB_DAT       | Bidirectional | SMBus Data for OOB management; 3.3V AUX rail                                 |  |  |
| NCSI_RXER                | Input         | NC-SI for OOB management                                                     |  |  |
| NCSI_RCSDV               | Input         | NC-SI for OOB management                                                     |  |  |
| NCSI_RXD[10]             | Input         | NC-SI for OOB management                                                     |  |  |
| NCSI_RCLK                | Output        | NC-SI for OOB management                                                     |  |  |
| NCSI_TXEN                | Output        | NC-SI for OOB management                                                     |  |  |
| NCSI_TXD[10]             | Output        | NC-SI for OOB management                                                     |  |  |
| PCIE_WAKE_N              | Input         | PCIe wake up signal                                                          |  |  |
| PERST_N0                 | Output        | PCIe reset signal or Node 1 PCIe reset signal                                |  |  |
| MEZZ_SMCLK               | Output        | PCIe SMBus Clock for Mezz slot/Thermal report interface; 3.3V AUX rail       |  |  |
| MEZZ_SMDATA              | Bidirectional | PCIe SMBus Data for Mezz slot/Thermal report interface; 3.3V AUX rail        |  |  |
| CLK_100M_MEZZ[21]_DP/N   | Output        | MB clock output for PCIe devices; total 2 pairs on Connector A               |  |  |
| MEZZ_TX_DP/N_C<70>       | Output        | PCIe TX; total up to 8 lanes on Connector A; optional with KR signals        |  |  |
| MEZZ_RX_DP/N<70>         | Input         | PCIe RX; total up to 8 lanes on Connector A; optional with KR signals        |  |  |
| KR_TX_DP/N<158>          | Output        | KR TX; total up to 8 lanes on Connector A; optional with PCIe signals        |  |  |
| KR_RX_DP/N<158>          | Input         | KR RX; total up to 8 lanes on Connector A; optional with PCIe signals        |  |  |
| RSVD                     | TBD           | Reserved for Future use                                                      |  |  |
|                          |               |                                                                              |  |  |

| Signals on Connector B   | Туре   | Description                                                                  |
|--------------------------|--------|------------------------------------------------------------------------------|
| GND                      | Ground | Ground return; total 36 pins on Connector B                                  |
| P12V_AUX                 | Power  | 12V Aux power; total 2 pins on Connector B                                   |
| MEZZ_PRSNTB1_N/MEZZ_ID_B | Output | Connector B Present Pin; connect to MEZZ_PRSNT2_N on Mezz with a 1% resistor |
| MEZZ_PRSNTB2_N/MEZZ_ID_B | Input  | Connector B Present Pin; connect to MEZZ_PRSNT1_N on Mezz with a 1% resistor |

| PERST_N[31]            | Output | PCIe reset signal or Node[31] PCIe reset signal for baseboard with more than 1 nodes |  |  |
|------------------------|--------|--------------------------------------------------------------------------------------|--|--|
| CLK_100M_MEZZ[43]_DP/N | Output | MB clock output for PCIe devices; total 2 pairs on Connector B                       |  |  |
| MEZZ_TX_DP/N_C<158>    | Output | PCIe TX; total up to 8 lanes on Connector B; optional with KR signals                |  |  |
| MEZZ_RX_DP/N<158>      | Input  | PCIe RX; total up to 8 lanes on Connector B; optional with KR signals                |  |  |
| KR_TX_DP/N<70>         | Output | KR TX; total up to 8 lanes on Connector B; optional with PCIe signals                |  |  |
| KR_RX_DP/N<70>         | Input  | KR RX; total up to 8 lanes on Connector B; optional with PCIe signals                |  |  |
| RSVD                   | TBD    | Reserved for Future use                                                              |  |  |

#### 4.3.1 MEZZ ID

Mozz ID Posistor

8

MEZZ\_ID is used on connector A and B to identify different types of signals presented on Mezzanine card. Mezzanine card should connect 2x MEZZ\_ID pins in Connector A with 1% resistor, and connect 2x MEZZ\_ID pins in connector B with 1% resistor. Resistor value is shown in Table 5.

| IVIEZZ ID | value (1%) | Usage               |
|-----------|------------|---------------------|
| 0         | Short      | X8 PCIe             |
| 1         | 1.43K      | RSVD                |
| 2         | 3.32K      | RSVD                |
| 3         | 6.04K      | RSVD                |
| 4         | 10K        | RSVD                |
| 5         | 16.9K      | RSVD                |
| 6         | 30.1K      | X8 KR with Repeater |
| 7         | 69.8K      | X8 KR with PHY      |

No card presents on slot

Heago

Table 5: Mezz ID definition

On baseboard side, a detection circuit should be implement to detect Mezzanine card type. A typical implementation is to have a 10Kohm pull high and use ADC on baseboard management controller to detect. The detail implementation is not in the scope of this specification.

# 5 Management Interface

Open

There are two options of management interfaces on 10GbE or 40GbE Mezzanine card for BMC's out-of-band communication. Both interfaces should be routed from mezzanine card connector to NIC chipset. It is preferred that BMC firmware can choose to hand shake with either interfaces to have out-of-band channel. Only one interface need to be up and running for out-of-band traffic at a given time.



#### 5.1 I2C side band

10Gbe or 40Gbe Mezzanine card implements management interface compatible with Intel's Management Engine (ME) through C600 PCH SMLINKO port and provides Out of Band (OOB) network access. Vendor should check with Facebook to choose SMBus address for ME OOB access. The hardware and firmware design need to support management capability in both S0 and S5 state.

The same I2C interface should be able to be accessed by BMC (baseboard management controller) on platform that used BMC.

I2C sideband interface should support both IPv4 and IPv6.

#### 5.2 NC-SI side band

An optional NC-SI management interface can be implemented by 10GbE or 40GbE Mezzanine card. It is essential to achieve management feature needs higher bandwidth such as upload and update baseboard firmware and BIOS through OOB. Compare to original OCP Mezzanine card Specification, 8x RSVD pins are redefined to NC-SI interface.

The total length of each NC-SI signal and clock from connector pin to BGA pin on mezzanine card should be greater or equal to 1500mil and less or equal to 3500mil. NC-SI clock and signal should be matched within 1000mil on the mezzanine card.

It is preferred that 10GbE or 40GbE Mezzanine card is able to be connected by different management controllers and interfaces, such as Management engine, BMC I2C, or BMC NC-SI. It is for having backward and forward compatibility with same hardware and firmware.

Management controller should set priority for its capable connection interfaces in a sequence, and scan through the sequence to hand shake with the 1<sup>st</sup> available management network device. It is to ensure the Mezzanine card without NC-SI side band can still be compatible with baseboard with NC-SI capability. NC-SI sideband interface should support both IPv4 and IPv6.

#### 5.3 MAC address of management interface

MAC address of management network interface should be a positive offset based on the MAC address of data network interface. Different vendor may implement different offset number based on port count, and reserved features. Typical offsets are +1 for single port NIC, +2 for dual port NIC. Some NIC have larger offset due to having more than 2 ports, or having more than one MAC of data or storage on each port.

# 6 10GbE/40GbE Mezzanine card Data network

#### 6.1 Network booting

Mezzanine NIC card shall support network booting in uEFI system environment. 10GbE Mezzanine card shall support both IPv4 and IPv6 network booting.

# 7 Thermal Reporting Interface

#### 7.1 Overview of Thermal Reporting Interface

A thermal reporting interface is defined on MEZZ\_SMCLK/MEZZ\_SMDATA (Connector A, pin A18, A19). The implementation of this requirement will improve the thermal management of system and allow baseboard management device to access key component temperature on Mezzanine card. There are

two methods to implement thermal reporting described in this section: Emulated method and remote on-die sensing method. Both methods will be treated by baseboard management controller as a TI/TMP421 thermal sensor with slave address 0x3E in 8 bit format. For Mezzanine card with Thermal Design Power > 5 Watts, this implementation of this interface is required.

#### 7.1.1 Emulated Thermal Reporting

Mezzanine card should emulate its key temperatures to be accessed from SMBus (Connector A, pin A18, A19; P3V3\_STBY rail). The emulation should follow TMP421 register mapping<sup>3</sup>. Baseboard treats the PCIe card thermal sensor as TMP421. Data obtained is used for system thermal monitoring and fann speed control.

There are two temperatures for TMP421 register mapping, local and remote channel 1. Remote channel 1 is typically used to represent key controller temperature of the card. Local channel is typically used to represent highest of other key components temperature on the card, such as highest temperature of all flash modules.

Address of the emulated TMP421 device is fixed at 0x3E in 8bit format. An implementation block diagram is shown in Figure 16.



Figure 16: Block Diagram for Emulated Thermal Reporting

With firmware change of the controller on baseboard managing thermal data and control, a register mapping of TMP422/TMP423 can be used to support one/two more temperatures without hardware change. The slave address of emulated device is always 0x3E, even it emulates TMP422/TMP423. Vendor ID and device ID is mapped to offset 0xFE and 0xFF in order for board management controller to detect card types.

Power reporting and power capping is mapped to offset 0xF2 and 0xF3 as an optional feature to achieve device power monitoring and power capping level setting

Table 6: describes the register implementation requirement for emulated method.

|  | ab | le | 6: | Imp | lemen | tation | ĸе | equiren | nent for | · 1MP421 | Registers |
|--|----|----|----|-----|-------|--------|----|---------|----------|----------|-----------|
|--|----|----|----|-----|-------|--------|----|---------|----------|----------|-----------|

| Offset | Description                      | Original TMP offset | Implementation requirement for emulated method                                                                                                                                                                     |  |
|--------|----------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0x0    | Local Temperature<br>(High Byte) | Υ                   | Represents highest temperature of all other key components  Required if any of the other key components or modules are critical for thermal design  Otherwise it is an optional offset and return 0x00 if not used |  |

<sup>3</sup> TMP421 specification: http://www.ti.com/lit/ds/sbos398c/sbos398c.pdf



| 0x1  | Remote Temperature<br>1 (High Byte) | Y            | Required; represent temperature of main controller                          |  |
|------|-------------------------------------|--------------|-----------------------------------------------------------------------------|--|
| 0x2  | Remote Temperature 2 (High Byte)    | Y            | Optional; represent temperature of key component 1; return 0x00 if not used |  |
| 0x3  | Remote Temperature 3 (High Byte)    | Y            | Optional; represent temperature of key component 2; return 0x00 if not used |  |
| 0x8  | Status Register                     | Υ            | Not required                                                                |  |
| 0x9  | Configuration<br>Register 1         | Y            | Not required; Emulated behavior follows SD=0,<br>Temperature Range=0        |  |
| 0x0A | Configuration<br>Register 2         | Y            | Required; follow TMP423 datasheet to declare the channel supported; RC=1    |  |
| 0x0B | Conversion Rate<br>Register         | Υ            | Not required; Equivalent emulated conversion rate should be >2 sample/s     |  |
| 0x0F | One-Shot Start                      | Υ            | Not required                                                                |  |
| 0x10 | Local Temperature<br>(Low Byte)     | Υ            | Optional; return 0x00 if not used                                           |  |
| 0x11 | Remote Temperature<br>1 (Low Byte)  | Υ            | Optional; return 0x00 if not used                                           |  |
| 0x12 | Remote Temperature 2 (Low Byte)     | Y            | Optional; return 0x00 if not used                                           |  |
| 0x13 | Remote Temperature 3 (Low Byte)     | Y            | Optional; return 0x00 if not used                                           |  |
| 0x21 | N Correction 1                      | Υ            | Not required                                                                |  |
| 0x22 | N Correction 2                      | Υ            | Not required                                                                |  |
| 0x23 | N Correction 3                      | Υ            | Not required                                                                |  |
| 0xF0 | Manufacturer ID(High<br>Byte)       | N            | High byte of PCIe vendor ID, if using emulated temperature sensor method    |  |
| 0xF1 | Device ID(High Byte)                | N            | High byte of PCIe device ID, if using emulated temperature sensor method    |  |
| 0xF2 | Power reporting                     | N            | Optional; card power reporting; 1LSB=1W; Read only                          |  |
| 0xF3 | Power capping                       | N            | Optional; card power capping; 1LSB=1W; Read/Write                           |  |
| 0xFC | Software Reset                      | Υ            | Not required                                                                |  |
| 0xFE | Manufacturer ID                     | Y(redefined) | Low byte of PCIe vendor ID, if using emulated temperature sensor method     |  |
| 0xFF | Device ID                           | Y(redefined) | Low byte of PCIe device ID, if using emulated temperature sensor method     |  |
|      |                                     | I .          | l .                                                                         |  |

## 7.1.2 Remote on-die sensing

Alternatively, one TMP421 sensor can be used to do on die temperature sensing for IC with thermal diode interface with TMP421 remote sensing channel; Connection diagram is shown in Figure 17.



Figure 17: Block Diagram for Remote on-die Sensing

## 8 Environmental

#### **8.1** Environmental Requirements

This Mezzanine card shall meet the same environmental requirements specified in updated Windmill and Leopard Motherboard Design Specification. Minimum airflow is **TBD** LFM at S0 and 0 LFM at S5. Maximum inlet ambient temperature is 35°C.

#### 8.2 Shock & Vibration

This Mezzanine card shall meet the same shock & vibration requirements specified in updated Windmill and Leopard Motherboard Design Specification.

#### 8.3 Regulation

This Mezzanine card shall meet CE and FCC Class A requirements.

# 9 Revision History

| Author   | Description                          | Revision | Date      |
|----------|--------------------------------------|----------|-----------|
| Jia Ning | Initial draft for community feedback | 0.2      | 5/18/2014 |